Tree @testing (Download .tar.gz)
- ..
- avx512-shuffles
- GC
- GlobalISel
- 2003-08-03-CallArgLiveRanges.ll
- 2003-08-23-DeadBlockTest.ll
- 2003-11-03-GlobalBool.ll
- 2004-02-13-FrameReturnAddress.ll
- 2004-02-14-InefficientStackPointer.ll
- 2004-02-22-Casts.ll
- 2004-03-30-Select-Max.ll
- 2004-04-13-FPCMOV-Crash.ll
- 2004-06-10-StackifierCrash.ll
- 2004-10-08-SelectSetCCFold.ll
- 2005-01-17-CycleInDAG.ll
- 2005-02-14-IllegalAssembler.ll
- 2005-05-08-FPStackifierPHI.ll
- 2006-01-19-ISelFoldingBug.ll
- 2006-03-01-InstrSchedBug.ll
- 2006-03-02-InstrSchedBug.ll
- 2006-04-04-CrossBlockCrash.ll
- 2006-04-27-ISelFoldingBug.ll
- 2006-05-01-SchedCausingSpills.ll
- 2006-05-02-InstrSched1.ll
- 2006-05-02-InstrSched2.ll
- 2006-05-08-CoalesceSubRegClass.ll
- 2006-05-08-InstrSched.ll
- 2006-05-11-InstrSched.ll
- 2006-05-17-VectorArg.ll
- 2006-05-22-FPSetEQ.ll
- 2006-05-25-CycleInDAG.ll
- 2006-07-10-InlineAsmAConstraint.ll
- 2006-07-12-InlineAsmQConstraint.ll
- 2006-07-20-InlineAsm.ll
- 2006-07-28-AsmPrint-Long-As-Pointer.ll
- 2006-07-31-SingleRegClass.ll
- 2006-08-07-CycleInDAG.ll
- 2006-08-16-CycleInDAG.ll
- 2006-08-21-ExtraMovInst.ll
- 2006-09-01-CycleInDAG.ll
- 2006-10-02-BoolRetCrash.ll
- 2006-10-09-CycleInDAG.ll
- 2006-10-10-FindModifiedNodeSlotBug.ll
- 2006-10-12-CycleInDAG.ll
- 2006-10-13-CycleInDAG.ll
- 2006-10-19-SwitchUnnecessaryBranching.ll
- 2006-11-12-CSRetCC.ll
- 2006-11-17-IllegalMove.ll
- 2006-11-27-SelectLegalize.ll
- 2006-12-16-InlineAsmCrash.ll
- 2006-12-19-IntelSyntax.ll
- 2007-01-08-InstrSched.ll
- 2007-01-08-X86-64-Pointer.ll
- 2007-01-13-StackPtrIndex.ll
- 2007-01-29-InlineAsm-ir.ll
- 2007-02-04-OrAddrMode.ll
- 2007-02-16-BranchFold.ll
- 2007-02-19-LiveIntervalAssert.ll
- 2007-02-23-DAGCombine-Miscompile.ll
- 2007-02-25-FastCCStack.ll
- 2007-03-01-SpillerCrash.ll
- 2007-03-15-GEP-Idx-Sink.ll
- 2007-03-16-InlineAsm.ll
- 2007-03-18-LiveIntervalAssert.ll
- 2007-03-24-InlineAsmMultiRegConstraint.ll
- 2007-03-24-InlineAsmPModifier.ll
- 2007-03-24-InlineAsmVectorOp.ll
- 2007-03-24-InlineAsmXConstraint.ll
- 2007-03-26-CoalescerBug.ll
- 2007-04-08-InlineAsmCrash.ll
- 2007-04-11-InlineAsmVectorResult.ll
- 2007-04-17-LiveIntervalAssert.ll
- 2007-04-24-Huge-Stack.ll
- 2007-04-24-VectorCrash.ll
- 2007-04-27-InlineAsm-IntMemInput.ll
- 2007-05-05-Personality.ll
- 2007-05-05-VecCastExpand.ll
- 2007-05-14-LiveIntervalAssert.ll
- 2007-05-15-maskmovq.ll
- 2007-05-17-ShuffleISelBug.ll
- 2007-06-04-X86-64-CtorAsmBugs.ll
- 2007-06-28-X86-64-isel.ll
- 2007-06-29-DAGCombinerBug.ll
- 2007-06-29-VecFPConstantCSEBug.ll
- 2007-07-03-GR64ToVR64.ll
- 2007-07-10-StackerAssert.ll
- 2007-07-18-Vector-Extract.ll
- 2007-08-01-LiveVariablesBug.ll
- 2007-08-09-IllegalX86-64Asm.ll
- 2007-08-10-SignExtSubreg.ll
- 2007-09-05-InvalidAsm.ll
- 2007-09-06-ExtWeakAliasee.ll
- 2007-09-27-LDIntrinsics.ll
- 2007-10-04-AvoidEFLAGSCopy.ll
- 2007-10-12-CoalesceExtSubReg.ll
- 2007-10-12-SpillerUnfold1.ll
- 2007-10-12-SpillerUnfold2.ll
- 2007-10-14-CoalescerCrash.ll
- 2007-10-15-CoalescerCrash.ll
- 2007-10-16-CoalescerCrash.ll
- 2007-10-19-SpillerUnfold.ll
- 2007-10-28-inlineasm-q-modifier.ll
- 2007-10-29-ExtendSetCC.ll
- 2007-10-30-LSRCrash.ll
- 2007-10-31-extractelement-i64.ll
- 2007-11-01-ISelCrash.ll
- 2007-11-03-x86-64-q-constraint.ll
- 2007-11-04-LiveIntervalCrash.ll
- 2007-11-04-LiveVariablesBug.ll
- 2007-11-04-rip-immediate-constant.ll
- 2007-11-06-InstrSched.ll
- 2007-11-07-MulBy4.ll
- 2007-11-30-LoadFolding-Bug.ll
- 2007-12-16-BURRSchedCrash.ll
- 2007-12-18-LoadCSEBug.ll
- 2008-01-08-IllegalCMP.ll
- 2008-01-08-SchedulerCrash.ll
- 2008-01-09-LongDoubleSin.ll
- 2008-01-16-FPStackifierAssert.ll
- 2008-01-16-InvalidDAGCombineXform.ll
- 2008-02-05-ISelCrash.ll
- 2008-02-06-LoadFoldingBug.ll
- 2008-02-14-BitMiscompile.ll
- 2008-02-18-TailMergingBug.ll
- 2008-02-20-InlineAsmClobber.ll
- 2008-02-22-LocalRegAllocBug.ll
- 2008-02-25-InlineAsmBug.ll
- 2008-02-25-X86-64-CoalescerBug.ll
- 2008-02-26-AsmDirectMemOp.ll
- 2008-02-27-DeadSlotElimBug.ll
- 2008-02-27-PEICrash.ll
- 2008-03-06-frem-fpstack.ll
- 2008-03-07-APIntBug.ll
- 2008-03-10-RegAllocInfLoop.ll
- 2008-03-12-ThreadLocalAlias.ll
- 2008-03-13-TwoAddrPassCrash.ll
- 2008-03-14-SpillerCrash.ll
- 2008-03-19-DAGCombinerBug.ll
- 2008-03-23-DarwinAsmComments.ll
- 2008-03-25-TwoAddrPassBug.ll
- 2008-03-31-SpillerFoldingBug.ll
- 2008-04-02-unnamedEH.ll
- 2008-04-08-CoalescerCrash.ll
- 2008-04-09-BranchFolding.ll
- 2008-04-15-LiveVariableBug.ll
- 2008-04-16-CoalescerBug.ll
- 2008-04-16-ReMatBug.ll
- 2008-04-17-CoalescerBug.ll
- 2008-04-24-MemCpyBug.ll
- 2008-04-24-pblendw-fold-crash.ll
- 2008-04-26-Asm-Optimize-Imm.ll
- 2008-04-28-CoalescerBug.ll
- 2008-04-28-CyclicSchedUnit.ll
- 2008-05-01-InvalidOrdCompare.ll
- 2008-05-09-PHIElimBug.ll
- 2008-05-09-ShuffleLoweringBug.ll
- 2008-05-12-tailmerge-5.ll
- 2008-05-21-CoalescerBug.ll
- 2008-05-22-FoldUnalignedLoad.ll
- 2008-05-28-CoalescerBug.ll
- 2008-05-28-LocalRegAllocBug.ll
- 2008-06-13-NotVolatileLoadStore.ll
- 2008-06-13-VolatileLoadStore.ll
- 2008-06-16-SubregsBug.ll
- 2008-06-25-VecISelBug.ll
- 2008-07-07-DanglingDeadInsts.ll
- 2008-07-09-ELFSectionAttributes.ll
- 2008-07-11-SHLBy1.ll
- 2008-07-16-CoalescerCrash.ll
- 2008-07-19-movups-spills.ll
- 2008-07-22-CombinerCrash.ll
- 2008-07-23-VSetCC.ll
- 2008-08-06-CmpStride.ll
- 2008-08-06-RewriterBug.ll
- 2008-08-17-UComiCodeGenBug.ll
- 2008-08-23-64Bit-maskmovq.ll
- 2008-08-31-EH_RETURN32.ll
- 2008-08-31-EH_RETURN64.ll
- 2008-09-05-sinttofp-2xi32.ll
- 2008-09-09-LinearScanBug.ll
- 2008-09-11-CoalescerBug.ll
- 2008-09-11-CoalescerBug2.ll
- 2008-09-17-inline-asm-1.ll
- 2008-09-18-inline-asm-2.ll
- 2008-09-19-RegAllocBug.ll
- 2008-09-25-sseregparm-1.ll
- 2008-09-26-FrameAddrBug.ll
- 2008-09-29-ReMatBug.ll
- 2008-09-29-VolatileBug.ll
- 2008-10-06-x87ld-nan-1.ll
- 2008-10-06-x87ld-nan-2.ll
- 2008-10-07-SSEISelBug.ll
- 2008-10-11-CallCrash.ll
- 2008-10-13-CoalescerBug.ll
- 2008-10-16-VecUnaryOp.ll
- 2008-10-17-Asm64bitRConstraint.ll
- 2008-10-20-AsmDoubleInI32.ll
- 2008-10-24-FlippedCompare.ll
- 2008-10-27-CoalescerBug.ll
- 2008-10-29-ExpandVAARG.ll
- 2008-11-03-F80VAARG.ll
- 2008-11-06-testb.ll
- 2008-11-13-inlineasm-3.ll
- 2008-11-29-ULT-Sign.ll
- 2008-12-01-loop-iv-used-outside-loop.ll
- 2008-12-01-SpillerAssert.ll
- 2008-12-02-dagcombine-1.ll
- 2008-12-02-dagcombine-2.ll
- 2008-12-02-dagcombine-3.ll
- 2008-12-02-IllegalResultType.ll
- 2008-12-16-dagcombine-4.ll
- 2008-12-19-EarlyClobberBug.ll
- 2008-12-22-dagcombine-5.ll
- 2008-12-23-crazy-address.ll
- 2008-12-23-dagcombine-6.ll
- 2009-01-13-DoubleUpdate.ll
- 2009-01-16-SchedulerBug.ll
- 2009-01-16-UIntToFP.ll
- 2009-01-18-ConstantExprCrash.ll
- 2009-01-25-NoSSE.ll
- 2009-01-26-WrongCheck.ll
- 2009-01-27-NullStrings.ll
- 2009-01-31-BigShift.ll
- 2009-01-31-BigShift2.ll
- 2009-01-31-BigShift3.ll
- 2009-02-01-LargeMask.ll
- 2009-02-03-AnalyzedTwice.ll
- 2009-02-04-sext-i64-gep.ll
- 2009-02-08-CoalescerBug.ll
- 2009-02-09-ivs-different-sizes.ll
- 2009-02-11-codegenprepare-reuse.ll
- 2009-02-12-DebugInfoVLA.ll
- 2009-02-12-InlineAsm-nieZ-constraints.ll
- 2009-02-12-SpillerBug.ll
- 2009-02-21-ExtWeakInitializer.ll
- 2009-02-25-CommuteBug.ll
- 2009-02-26-MachineLICMBug.ll
- 2009-03-03-BitcastLongDouble.ll
- 2009-03-03-BTHang.ll
- 2009-03-05-burr-list-crash.ll
- 2009-03-07-FPConstSelect.ll
- 2009-03-09-APIntCrash.ll
- 2009-03-09-SpillerBug.ll
- 2009-03-10-CoalescerBug.ll
- 2009-03-12-CPAlignBug.ll
- 2009-03-13-PHIElimBug.ll
- 2009-03-16-PHIElimInLPad.ll
- 2009-03-23-i80-fp80.ll
- 2009-03-23-LinearScanBug.ll
- 2009-03-23-MultiUseSched.ll
- 2009-03-25-TestBug.ll
- 2009-03-26-NoImplicitFPBug.ll
- 2009-04-12-FastIselOverflowCrash.ll
- 2009-04-12-picrel.ll
- 2009-04-13-2AddrAssert-2.ll
- 2009-04-13-2AddrAssert.ll
- 2009-04-14-IllegalRegs.ll
- 2009-04-16-SpillerUnfold.ll
- 2009-04-24.ll
- 2009-04-25-CoalescerBug.ll
- 2009-04-27-CoalescerAssert.ll
- 2009-04-27-LiveIntervalsAssert.ll
- 2009-04-27-LiveIntervalsAssert2.ll
- 2009-04-29-IndirectDestOperands.ll
- 2009-04-29-LinearScanBug.ll
- 2009-04-29-RegAllocAssert.ll
- 2009-04-scale.ll
- 2009-05-08-InlineAsmIOffset.ll
- 2009-05-11-tailmerge-crash.ll
- 2009-05-19-SingleElementExtractElement.ll
- 2009-05-23-available_externally.ll
- 2009-05-23-dagcombine-shifts.ll
- 2009-05-28-DAGCombineCrash.ll
- 2009-05-30-ISelBug.ll
- 2009-06-02-RewriterBug.ll
- 2009-06-03-Win64DisableRedZone.ll
- 2009-06-03-Win64SpillXMM.ll
- 2009-06-04-VirtualLiveIn.ll
- 2009-06-05-sitofpCrash.ll
- 2009-06-05-VariableIndexInsert.ll
- 2009-06-05-VZextByteShort.ll
- 2009-06-06-ConcatVectors.ll
- 2009-06-12-x86_64-tail-call-conv-out-of-sync-bug.ll
- 2009-06-15-not-a-tail-call.ll
- 2009-06-18-movlp-shuffle-register.ll
- 2009-07-06-TwoAddrAssert.ll
- 2009-07-07-SplitICmp.ll
- 2009-07-09-ExtractBoolFromVector.ll
- 2009-07-15-CoalescerBug.ll
- 2009-07-16-CoalescerBug.ll
- 2009-07-19-AsmExtraOperands.ll
- 2009-07-20-CoalescerBug.ll
- 2009-07-20-DAGCombineBug.ll
- 2009-08-06-branchfolder-crash.ll
- 2009-08-06-inlineasm.ll
- 2009-08-08-CastError.ll
- 2009-08-12-badswitch.ll
- 2009-08-14-Win64MemoryIndirectArg.ll
- 2009-08-19-LoadNarrowingMiscompile.ll
- 2009-08-23-SubRegReuseUndo.ll
- 2009-09-10-LoadFoldingBug.ll
- 2009-09-10-SpillComments.ll
- 2009-09-16-CoalescerBug.ll
- 2009-09-19-earlyclobber.ll
- 2009-09-21-NoSpillLoopCount.ll
- 2009-09-22-CoalescerBug.ll
- 2009-09-23-LiveVariablesBug.ll
- 2009-10-14-LiveVariablesBug.ll
- 2009-10-16-Scope.ll
- 2009-10-19-atomic-cmp-eflags.ll
- 2009-10-19-EmergencySpill.ll
- 2009-10-25-RewriterBug.ll
- 2009-11-04-SubregCoalescingBug.ll
- 2009-11-13-VirtRegRewriterBug.ll
- 2009-11-16-MachineLICM.ll
- 2009-11-16-UnfoldMemOpBug.ll
- 2009-11-17-UpdateTerminator.ll
- 2009-11-18-TwoAddrKill.ll
- 2009-11-25-ImpDefBug.ll
- 2009-12-01-EarlyClobberBug.ll
- 2009-12-11-TLSNoRedZone.ll
- 20090313-signext.ll
- 2010-01-05-ZExt-Shl.ll
- 2010-01-07-ISelBug.ll
- 2010-01-08-Atomic64Bug.ll
- 2010-01-11-ExtraPHIArg.ll
- 2010-01-13-OptExtBug.ll
- 2010-01-15-SelectionDAGCycle.ll
- 2010-01-18-DbgValue.ll
- 2010-01-19-OptExtBug.ll
- 2010-02-01-DbgValueCrash.ll
- 2010-02-01-TaillCallCrash.ll
- 2010-02-03-DualUndef.ll
- 2010-02-04-SchedulerBug.ll
- 2010-02-11-NonTemporal.ll
- 2010-02-12-CoalescerBug-Impdef.ll
- 2010-02-15-ImplicitDefBug.ll
- 2010-02-19-TailCallRetAddrBug.ll
- 2010-02-23-DAGCombineBug.ll
- 2010-02-23-DIV8rDefinesAX.ll
- 2010-02-23-RematImplicitSubreg.ll
- 2010-02-23-SingleDefPhiJoin.ll
- 2010-03-04-Mul8Bug.ll
- 2010-03-05-ConstantFoldCFG.ll
- 2010-03-05-EFLAGS-Redef.ll
- 2010-03-17-ISelBug.ll
- 2010-04-06-SSEDomainFixCrash.ll
- 2010-04-08-CoalescerBug.ll
- 2010-04-13-AnalyzeBranchCrash.ll
- 2010-04-21-CoalescerBug.ll
- 2010-04-29-CoalescerCrash.ll
- 2010-04-30-LocalAlloc-LandingPad.ll
- 2010-05-03-CoalescerSubRegClobber.ll
- 2010-05-05-LocalAllocEarlyClobber.ll
- 2010-05-06-LocalInlineAsmClobber.ll
- 2010-05-07-ldconvert.ll
- 2010-05-10-DAGCombinerBug.ll
- 2010-05-12-FastAllocKills.ll
- 2010-05-16-nosseconversion.ll
- 2010-05-25-DotDebugLoc.ll
- 2010-05-26-DotDebugLoc.ll
- 2010-05-26-FP_TO_INT-crash.ll
- 2010-05-28-Crash.ll
- 2010-06-01-DeadArg-DbgInfo.ll
- 2010-06-09-FastAllocRegisters.ll
- 2010-06-14-fast-isel-fs-load.ll
- 2010-06-15-FastAllocEarlyCLobber.ll
- 2010-06-24-g-constraint-crash.ll
- 2010-06-25-asm-RA-crash.ll
- 2010-06-25-CoalescerSubRegDefDead.ll
- 2010-06-28-FastAllocTiedOperand.ll
- 2010-06-28-matched-g-constraint.ll
- 2010-07-02-asm-alignstack.ll
- 2010-07-02-UnfoldBug.ll
- 2010-07-06-asm-RIP.ll
- 2010-07-06-DbgCrash.ll
- 2010-07-11-FPStackLoneUse.ll
- 2010-07-13-indirectXconstraint.ll
- 2010-07-15-Crash.ll
- 2010-07-29-SetccSimplify.ll
- 2010-08-04-MaskedSignedCompare.ll
- 2010-08-04-MingWCrash.ll
- 2010-08-04-StackVariable.ll
- 2010-09-01-RemoveCopyByCommutingDef.ll
- 2010-09-16-asmcrash.ll
- 2010-09-16-EmptyFilename.ll
- 2010-09-17-SideEffectsInChain.ll
- 2010-09-30-CMOV-JumpTable-PHI.ll
- 2010-10-08-cmpxchg8b.ll
- 2010-11-02-DbgParameter.ll
- 2010-11-09-MOVLPS.ll
- 2010-11-18-SelectOfExtload.ll
- 2011-01-07-LegalizeTypesCrash.ll
- 2011-01-10-DagCombineHang.ll
- 2011-01-24-DbgValue-Before-Use.ll
- 2011-02-04-FastRegallocNoFP.ll
- 2011-02-12-shuffle.ll
- 2011-02-21-VirtRegRewriter-KillSubReg.ll
- 2011-02-23-UnfoldBug.ll
- 2011-02-27-Fpextend.ll
- 2011-03-02-DAGCombiner.ll
- 2011-03-08-Sched-crash.ll
- 2011-03-09-Physreg-Coalescing.ll
- 2011-03-30-CreateFixedObjCrash.ll
- 2011-04-13-SchedCmpJmp.ll
- 2011-04-19-sclr-bb.ll
- 2011-05-09-loaduse.ll
- 2011-05-26-UnreachableBlockElim.ll
- 2011-05-27-CrossClassCoalescing.ll
- 2011-06-01-fildll.ll
- 2011-06-03-x87chain.ll
- 2011-06-06-fgetsign80bit.ll
- 2011-06-12-FastAllocSpill.ll
- 2011-06-14-mmx-inlineasm.ll
- 2011-06-14-PreschedRegalias.ll
- 2011-06-19-QuicksortCoalescerBug.ll
- 2011-07-13-BadFrameIndexDisplacement.ll
- 2011-08-23-PerformSubCombine128.ll
- 2011-08-23-Trampoline.ll
- 2011-08-29-BlockConstant.ll
- 2011-08-29-InitOrder.ll
- 2011-09-14-valcoalesce.ll
- 2011-09-18-sse2cmp.ll
- 2011-09-21-setcc-bug.ll
- 2011-10-11-SpillDead.ll
- 2011-10-11-srl.ll
- 2011-10-12-MachineCSE.ll
- 2011-10-18-FastISel-VectorParams.ll
- 2011-10-19-LegelizeLoad.ll
- 2011-10-19-widen_vselect.ll
- 2011-10-21-widen-cmp.ll
- 2011-10-27-tstore.ll
- 2011-10-30-padd.ll
- 2011-11-07-LegalizeBuildVector.ll
- 2011-11-22-AVX2-Domains.ll
- 2011-11-30-or.ll
- 2011-12-06-AVXVectorExtractCombine.ll
- 2011-12-06-BitcastVectorGlobal.ll
- 2011-12-08-AVXISelBugs.ll
- 2011-12-15-vec_shift.ll
- 2011-12-26-extractelement-duplicate-load.ll
- 2011-12-28-vselecti8.ll
- 2011-12-8-bitcastintprom.ll
- 2011-20-21-zext-ui2fp.ll
- 2012-01-10-UndefExceptionEdge.ll
- 2012-01-11-split-cv.ll
- 2012-01-12-extract-sv.ll
- 2012-01-16-mfence-nosse-flags.ll
- 2012-01-18-vbitcast.ll
- 2012-02-12-dagco.ll
- 2012-02-14-scalar.ll
- 2012-02-23-mmx-inlineasm.ll
- 2012-02-29-CoalescerBug.ll
- 2012-03-15-build_vector_wl.ll
- 2012-03-20-LargeConstantExpr.ll
- 2012-03-26-PostRALICMBug.ll
- 2012-04-09-TwoAddrPassBug.ll
- 2012-04-26-sdglue.ll
- 2012-05-17-TwoAddressBug.ll
- 2012-05-19-CoalescerCrash.ll
- 2012-07-10-extload64.ll
- 2012-07-10-shufnorm.ll
- 2012-07-15-broadcastfold.ll
- 2012-07-15-BuildVectorPromote.ll
- 2012-07-15-tconst_shl.ll
- 2012-07-15-vshl.ll
- 2012-07-16-fp2ui-i1.ll
- 2012-07-16-LeaUndef.ll
- 2012-07-17-vtrunc.ll
- 2012-07-23-select_cc.ll
- 2012-08-07-CmpISelBug.ll
- 2012-08-16-setcc.ll
- 2012-08-17-legalizer-crash.ll
- 2012-08-28-UnsafeMathCrash.ll
- 2012-09-13-dagco-fneg.ll
- 2012-09-28-CGPBug.ll
- 2012-1-10-buildvector.ll
- 2012-10-02-DAGCycle.ll
- 2012-10-03-DAGCycle.ll
- 2012-10-18-crash-dagco.ll
- 2012-11-28-merge-store-alias.ll
- 2012-12-1-merge-multiple.ll
- 2012-12-12-DAGCombineCrash.ll
- 2012-12-14-v8fp80-crash.ll
- 2012-12-19-NoImplicitFloat.ll
- 2013-01-09-DAGCombineBug.ll
- 2013-03-13-VEX-DestReg.ll
- 2013-05-06-ConactVectorCrash.ll
- 2013-10-14-FastISel-incorrect-vreg.ll
- 2014-05-29-factorial.ll
- 2014-08-29-CompactUnwind.ll
- 3addr-16bit.ll
- 3addr-or.ll
- 3dnow-intrinsics.ll
- 3dnow-schedule.ll
- 4char-promote.ll
- 9601.ll
- abi-isel.ll
- absolute-bit-mask.ll
- absolute-bt.ll
- absolute-cmp.ll
- absolute-constant.ll
- absolute-rotate.ll
- add-ext.ll
- add-of-carry.ll
- add-sub-nsw-nuw.ll
- add.ll
- add32ri8.ll
- add_shl_constant.ll
- addcarry.ll
- addr-label-difference.ll
- addr-mode-matcher.ll
- addr-of-ret-addr.ll
- address-type-promotion-constantexpr.ll
- adx-intrinsics.ll
- aes-schedule.ll
- aes_intrinsics.ll
- alias-gep.ll
- alias-static-alloca.ll
- aliases.ll
- aligned-comm.ll
- aligned-variadic.ll
- alignment-2.ll
- alignment.ll
- all-ones-vector.ll
- alldiv-divdi3.ll
- alloca-align-rounding-32.ll
- alloca-align-rounding.ll
- allrem-moddi3.ll
- and-encoding.ll
- and-load-fold.ll
- and-or-fold.ll
- and-sink.ll
- and-su.ll
- andimm8.ll
- anyext.ll
- anyregcc-crash.ll
- anyregcc.ll
- apm.ll
- AppendingLinkage.ll
- arg-cast.ll
- arg-copy-elide.ll
- asm-block-labels.ll
- asm-global-imm.ll
- asm-indirect-mem.ll
- asm-invalid-register-class-crasher.ll
- asm-label.ll
- asm-label2.ll
- asm-mismatched-types.ll
- asm-modifier-P.ll
- asm-modifier.ll
- asm-reg-type-mismatch.ll
- asm-reject-reg-type-mismatch.ll
- atom-call-reg-indirect-foldedreload32.ll
- atom-call-reg-indirect-foldedreload64.ll
- atom-call-reg-indirect.ll
- atom-cmpb.ll
- atom-fixup-lea1.ll
- atom-fixup-lea2.ll
- atom-fixup-lea3.ll
- atom-fixup-lea4.ll
- atom-lea-addw-bug.ll
- atom-lea-sp.ll
- atom-pad-short-functions.ll
- atom-sched.ll
- atom-shuf.ll
- atomic-dagsched.ll
- atomic-eflags-reuse.ll
- atomic-flags.ll
- atomic-load-store-wide.ll
- atomic-load-store.ll
- atomic-minmax-i6432.ll
- atomic-non-integer.ll
- atomic-ops-ancient-64.ll
- atomic-or.ll
- atomic-pointer.ll
- atomic128.ll
- atomic16.ll
- atomic32.ll
- atomic64.ll
- atomic6432.ll
- atomic8.ll
- atomic_add.ll
- atomic_idempotent.ll
- atomic_mi.ll
- atomic_op.ll
- Atomics-64.ll
- attribute-sections.ll
- avg-mask.ll
- avg.ll
- avoid-lea-scale2.ll
- avoid-loop-align-2.ll
- avoid-loop-align.ll
- avoid_complex_am.ll
- avx-arith.ll
- avx-basic.ll
- avx-bitcast.ll
- avx-brcond.ll
- avx-cast.ll
- avx-cmp.ll
- avx-cvt-2.ll
- avx-cvt-3.ll
- avx-cvt.ll
- avx-fp2int.ll
- avx-insertelt.ll
- avx-intel-ocl.ll
- avx-intrinsics-fast-isel.ll
- avx-intrinsics-x86-upgrade.ll
- avx-intrinsics-x86.ll
- avx-intrinsics-x86_64.ll
- avx-isa-check.ll
- avx-load-store.ll
- avx-logic.ll
- avx-minmax.ll
- avx-schedule.ll
- avx-select.ll
- avx-shift.ll
- avx-shuffle-x86_32.ll
- avx-splat.ll
- avx-trunc.ll
- avx-unpack.ll
- avx-varargs-x86_64.ll
- avx-vbroadcast.ll
- avx-vbroadcastf128.ll
- avx-vextractf128.ll
- avx-vinsertf128.ll
- avx-vperm2x128.ll
- avx-vzeroupper.ll
- avx-win64-args.ll
- avx-win64.ll
- avx.ll
- avx1-logical-load-folding.ll
- avx2-arith.ll
- avx2-cmp.ll
- avx2-conversions.ll
- avx2-fma-fneg-combine.ll
- avx2-gather.ll
- avx2-intrinsics-fast-isel.ll
- avx2-intrinsics-x86-upgrade.ll
- avx2-intrinsics-x86.ll
- avx2-logic.ll
- avx2-masked-gather.ll
- avx2-nontemporal.ll
- avx2-phaddsub.ll
- avx2-pmovxrm.ll
- avx2-schedule.ll
- avx2-shift.ll
- avx2-vbroadcast.ll
- avx2-vbroadcasti128.ll
- avx2-vector-shifts.ll
- avx2-vperm.ll
- avx512-adc-sbb.ll
- avx512-any_extend_load.ll
- avx512-arith.ll
- avx512-bugfix-23634.ll
- avx512-bugfix-25270.ll
- avx512-bugfix-26264.ll
- avx512-build-vector.ll
- avx512-calling-conv.ll
- avx512-cmp-kor-sequence.ll
- avx512-cmp.ll
- avx512-cvt.ll
- avx512-ext.ll
- avx512-extract-subvector-load-store.ll
- avx512-extract-subvector.ll
- avx512-fma-intrinsics.ll
- avx512-fma.ll
- avx512-fsel.ll
- avx512-gather-scatter-intrin.ll
- avx512-hadd-hsub.ll
- avx512-i1test.ll
- avx512-inc-dec.ll
- avx512-insert-extract.ll
- avx512-insert-extract_i1.ll
- avx512-intel-ocl.ll
- avx512-intrinsics-fast-isel.ll
- avx512-intrinsics-upgrade.ll
- avx512-intrinsics.ll
- avx512-load-store.ll
- avx512-logic.ll
- avx512-mask-op.ll
- avx512-mask-spills.ll
- avx512-mask-zext-bugfix.ll
- avx512-masked-memop-64-32.ll
- avx512-masked_memop-16-8.ll
- avx512-memfold.ll
- avx512-mov.ll
- avx512-nontemporal.ll
- avx512-pmovxrm.ll
- avx512-regcall-Mask.ll
- avx512-regcall-NoMask.ll
- avx512-rotate.ll
- avx512-round.ll
- avx512-scalar.ll
- avx512-scalar_mask.ll
- avx512-scalarIntrinsics.ll
- avx512-schedule.ll
- avx512-select.ll
- avx512-shift.ll
- avx512-shuffle-schedule.ll
- avx512-skx-insert-subvec.ll
- avx512-trunc.ll
- avx512-unsafe-fp-math.ll
- avx512-vbroadcast.ll
- avx512-vbroadcasti128.ll
- avx512-vbroadcasti256.ll
- avx512-vec-cmp.ll
- avx512-vec3-crash.ll
- avx512-vpermv3-commute.ll
- avx512-vpternlog-commute.ll
- avx512-vselect-crash.ll
- avx512-vselect.ll
- avx512bw-arith.ll
- avx512bw-intrinsics-fast-isel.ll
- avx512bw-intrinsics-upgrade.ll
- avx512bw-intrinsics.ll
- avx512bw-mask-op.ll
- avx512bw-mov.ll
- avx512bw-vec-cmp.ll
- avx512bw-vec-test-testn.ll
- avx512bwvl-arith.ll
- avx512bwvl-intrinsics-fast-isel.ll
- avx512bwvl-intrinsics-upgrade.ll
- avx512bwvl-intrinsics.ll
- avx512bwvl-mov.ll
- avx512bwvl-vec-cmp.ll
- avx512bwvl-vec-test-testn.ll
- avx512cd-intrinsics-fast-isel.ll
- avx512cd-intrinsics-upgrade.ll
- avx512cd-intrinsics.ll
- avx512cdvl-intrinsics-upgrade.ll
- avx512cdvl-intrinsics.ll
- avx512dq-intrinsics-upgrade.ll
- avx512dq-intrinsics.ll
- avx512dq-mask-op.ll
- avx512dqvl-intrinsics-upgrade.ll
- avx512dqvl-intrinsics.ll
- avx512er-intrinsics.ll
- avx512f-vec-test-testn.ll
- avx512ifma-intrinsics.ll
- avx512ifmavl-intrinsics.ll
- avx512vbmi-intrinsics.ll
- avx512vbmivl-intrinsics.ll
- avx512vl-arith.ll
- avx512vl-intrinsics-fast-isel.ll
- avx512vl-intrinsics-upgrade.ll
- avx512vl-intrinsics.ll
- avx512vl-logic.ll
- avx512vl-mov.ll
- avx512vl-nontemporal.ll
- avx512vl-vbroadcast.ll
- avx512vl-vec-cmp.ll
- avx512vl-vec-masked-cmp.ll
- avx512vl-vec-test-testn.ll
- avx512vlcd-intrinsics-fast-isel.ll
- avx512vpopcntdq-intrinsics.ll
- barrier-sse.ll
- barrier.ll
- base-pointer-and-cmpxchg.ll
- basic-promote-integers.ll
- bc-extract.ll
- bigstructret.ll
- bigstructret2.ll
- bit-piece-comment.ll
- bit-test-shift.ll
- bitcast-and-setcc-128.ll
- bitcast-and-setcc-256.ll
- bitcast-and-setcc-512.ll
- bitcast-i256.ll
- bitcast-int-to-vector-bool-sext.ll
- bitcast-int-to-vector-bool-zext.ll
- bitcast-int-to-vector-bool.ll
- bitcast-int-to-vector.ll
- bitcast-mmx.ll
- bitcast-setcc-128.ll
- bitcast-setcc-256.ll
- bitcast-setcc-512.ll
- bitcast.ll
- bitcast2.ll
- bitreverse.ll
- block-placement.ll
- block-placement.mir
- bmi-intrinsics-fast-isel-x86_64.ll
- bmi-intrinsics-fast-isel.ll
- bmi-schedule.ll
- bmi.ll
- bmi2-schedule.ll
- bmi2.ll
- bool-ext-inc.ll
- bool-simplify.ll
- bool-vector.ll
- bool-zext.ll
- br-fold.ll
- branchfolding-catchpads.ll
- branchfolding-debugloc.ll
- branchfolding-landingpads.ll
- branchfolding-undef.mir
- brcond.ll
- break-anti-dependencies.ll
- break-false-dep.ll
- broadcast-elm-cross-splat-vec.ll
- broadcastm-lowering.ll
- bss_pagealigned.ll
- bswap-inline-asm.ll
- bswap-rotate.ll
- bswap-vector.ll
- bswap-wide-int.ll
- bswap.ll
- bswap_tree.ll
- bswap_tree2.ll
- bt.ll
- btq.ll
- bug26810.ll
- build-vector-128.ll
- build-vector-256.ll
- build-vector-512.ll
- buildvec-insertvec.ll
- bypass-slow-division-32.ll
- bypass-slow-division-64.ll
- bypass-slow-division-tune.ll
- byval-align.ll
- byval-callee-cleanup.ll
- byval.ll
- byval2.ll
- byval3.ll
- byval4.ll
- byval5.ll
- byval6.ll
- byval7.ll
- cache-intrinsic.ll
- call-imm.ll
- call-push.ll
- cas.ll
- cast-vsel.ll
- catch.ll
- catchpad-dynamic-alloca.ll
- catchpad-lifetime.ll
- catchpad-realign-savexmm.ll
- catchpad-regmask.ll
- catchpad-reuse.ll
- catchpad-weight.ll
- catchret-empty-fallthrough.ll
- catchret-fallthrough.ll
- catchret-regmask.ll
- cfi.ll
- cfstring.ll
- chain_order.ll
- change-compare-stride-1.ll
- change-compare-stride-trickiness-0.ll
- change-compare-stride-trickiness-1.ll
- change-compare-stride-trickiness-2.ll
- change-unsafe-fp-math.ll
- cleanuppad-inalloca.ll
- cleanuppad-large-codemodel.ll
- cleanuppad-realign.ll
- clear_upper_vector_element_bits.ll
- clflushopt.ll
- clobber-fi0.ll
- clwb.ll
- clz.ll
- clzero.ll
- cmov-double.ll
- cmov-fp.ll
- cmov-into-branch.ll
- cmov-promotion.ll
- cmov.ll
- cmovcmov.ll
- cmp-fast-isel.ll
- cmp.ll
- cmpxchg-clobber-flags.ll
- cmpxchg-i1.ll
- cmpxchg-i128-i1.ll
- cmpxchg16b.ll
- cmpxchg8b_alloca_regalloc_handling.ll
- coal-sections.ll
- coalesce-esp.ll
- coalesce-implicitdef.ll
- coalesce_commute_movsd.ll
- coalesce_commute_subreg.ll
- coalescer-commute1.ll
- coalescer-commute2.ll
- coalescer-commute3.ll
- coalescer-commute4.ll
- coalescer-commute5.ll
- coalescer-cross.ll
- coalescer-dce.ll
- coalescer-dce2.ll
- coalescer-identity.ll
- coalescer-remat.ll
- coalescer-subreg.ll
- coalescer-win64.ll
- code_placement.ll
- code_placement_align_all.ll
- code_placement_cold_loop_blocks.ll
- code_placement_eh.ll
- code_placement_ignore_succ_in_inner_loop.ll
- code_placement_loop_rotation.ll
- code_placement_loop_rotation2.ll
- code_placement_loop_rotation3.ll
- codegen-prepare-addrmode-sext.ll
- codegen-prepare-cast.ll
- codegen-prepare-crash.ll
- codegen-prepare-extload.ll
- codegen-prepare.ll
- codemodel.ll
- coff-comdat.ll
- coff-comdat2.ll
- coff-comdat3.ll
- coff-feat00.ll
- coff-weak.ll
- coldcc64.ll
- combine-64bit-vec-binop.ll
- combine-abs.ll
- combine-add.ll
- combine-and.ll
- combine-avx-intrinsics.ll
- combine-avx2-intrinsics.ll
- combine-fcopysign.ll
- combine-lds.ll
- combine-mul.ll
- combine-multiplies.ll
- combine-or.ll
- combine-pmuldq.ll
- combine-rotates.ll
- combine-sdiv.ll
- combine-sext-in-reg.ll
- combine-shl.ll
- combine-sra.ll
- combine-srem.ll
- combine-srl.ll
- combine-sse41-intrinsics.ll
- combine-sub.ll
- combine-testm-and.ll
- combine-udiv.ll
- combine-urem.ll
- commute-3dnow.ll
- commute-blend-avx2.ll
- commute-blend-sse41.ll
- commute-clmul.ll
- commute-fcmp.ll
- commute-intrinsic.ll
- commute-two-addr.ll
- commute-xop.ll
- commuted-blend-mask.ll
- compact-unwind.ll
- compare-add.ll
- compare-global.ll
- compare-inf.ll
- compare_folding.ll
- compiler_used.ll
- complex-asm.ll
- complex-fastmath.ll
- complex-fca.ll
- compress_expand.ll
- computeKnownBits_urem.ll
- conditional-indecrement.ll
- conditional-tailcall-samedest.mir
- conditional-tailcall.ll
- const-base-addr.ll
- constant-combines.ll
- constant-hoisting-and.ll
- constant-hoisting-bfi.ll
- constant-hoisting-cmp.ll
- constant-hoisting-optnone.ll
- constant-hoisting-shift-immediate.ll
- constant-pool-remat-0.ll
- constant-pool-sharing.ll
- constpool.ll
- constructor.ll
- convert-2-addr-3-addr-inc64.ll
- copy-eflags.ll
- copy-propagation.ll
- copysign-constant-magnitude.ll
- cpus.ll
- crash-lre-eliminate-dead-def.ll
- crash-nosse.ll
- crash-O0.ll
- crash.ll
- critical-anti-dep-breaker.ll
- critical-edge-split-2.ll
- cse-add-with-overflow.ll
- cstring.ll
- ctpop-combine.ll
- cvt16.ll
- cvtv2f32.ll
- cxx_tlscc64.ll
- dag-fmf-cse.ll
- dag-merge-fast-accesses.ll
- dag-optnone.ll
- dag-rauw-cse.ll
- dag-update-nodetomatch.ll
- dagcombine-and-setcc.ll
- dagcombine-buildvector.ll
- dagcombine-cse.ll
- dagcombine-shifts.ll
- dagcombine-unsafe-math.ll
- darwin-bzero.ll
- darwin-no-dead-strip.ll
- darwin-preemption.ll
- darwin-quote.ll
- darwin-tls.ll
- dbg-baseptr.ll
- dbg-changes-codegen-branch-folding.ll
- dbg-changes-codegen.ll
- dbg-combine.ll
- dbg-line-0-no-discriminator.ll
- DbgValueOtherTargets.test
- debug-nodebug-crash.ll
- debugloc-argsize.ll
- debugloc-no-line-0.ll
- deopt-bundles.ll
- deopt-intrinsic-cconv.ll
- deopt-intrinsic.ll
- disable-tail-calls.ll
- discontiguous-loops.ll
- div-rem-simplify.ll
- div8.ll
- divide-by-constant.ll
- divide-windows-itanium.ll
- divrem.ll
- divrem8_ext.ll
- dllexport-x86_64.ll
- dllexport.ll
- dllimport-x86_64.ll
- dllimport.ll
- dollar-name.ll
- domain-reassignment.mir
- dont-trunc-store-double-to-float.ll
- dropped_constructor.ll
- dwarf-comp-dir.ll
- dwarf-eh-prepare.ll
- dwarf-headers.ll
- dyn-stackalloc.ll
- dyn_alloca_aligned.ll
- dynamic-alloca-in-entry.ll
- dynamic-alloca-lifetime.ll
- dynamic-allocas-VLAs.ll
- DynamicCalleeSavedRegisters.ll
- early-cfi-sections.ll
- early-ifcvt-crash.ll
- early-ifcvt.ll
- eflags-copy-expansion.mir
- eh-frame-unreachable.ll
- eh-label.ll
- eh-nolandingpads.ll
- eh-null-personality.ll
- eh-unknown.ll
- eh_frame.ll
- element-wise-atomic-memory-intrinsics.ll
- elf-associated.ll
- elf-comdat.ll
- elf-comdat2.ll
- emit-big-cst.ll
- empty-function.ll
- empty-functions.ll
- empty-struct-return-type.ll
- emutls-pic.ll
- emutls-pie.ll
- emutls.ll
- emutls_generic.ll
- epilogue-cfi-fp.ll
- epilogue-cfi-no-fp.ll
- epilogue.ll
- equiv_with_fndef.ll
- equiv_with_vardef.ll
- evex-to-vex-compress.mir
- exception-label.ll
- exedeps-movq.ll
- exedepsfix-broadcast.ll
- expand-opaque-const.ll
- expand-vr64-gr64-copy.mir
- extend.ll
- extended-fma-contraction.ll
- extern_weak.ll
- extmul128.ll
- extmul64.ll
- extract-combine.ll
- extract-concat.ll
- extract-extract.ll
- extract-store.ll
- extractelement-from-arg.ll
- extractelement-index.ll
- extractelement-legalization-cycle.ll
- extractelement-legalization-store-ordering.ll
- extractelement-load.ll
- extractelement-shuffle.ll
- extractps.ll
- f16c-intrinsics-fast-isel.ll
- f16c-intrinsics.ll
- f16c-schedule.ll
- fabs.ll
- fadd-combines.ll
- fast-cc-callee-pops.ll
- fast-cc-merge-stack-adj.ll
- fast-cc-pass-in-regs.ll
- fast-isel-abort-warm.ll
- fast-isel-agg-constant.ll
- fast-isel-args-fail.ll
- fast-isel-args-fail2.ll
- fast-isel-args.ll
- fast-isel-atomic.ll
- fast-isel-avoid-unnecessary-pic-base.ll
- fast-isel-bail.ll
- fast-isel-bc.ll
- fast-isel-bitcasts-avx.ll
- fast-isel-bitcasts-avx512.ll
- fast-isel-bitcasts.ll
- fast-isel-branch_weights.ll
- fast-isel-call-bool.ll
- fast-isel-call-cleanup.ll
- fast-isel-call.ll
- fast-isel-cmp-branch.ll
- fast-isel-cmp-branch2.ll
- fast-isel-cmp-branch3.ll
- fast-isel-cmp.ll
- fast-isel-constant.ll
- fast-isel-constpool.ll
- fast-isel-constrain-store-indexreg.ll
- fast-isel-deadcode.ll
- fast-isel-divrem-x86-64.ll
- fast-isel-divrem.ll
- fast-isel-double-half-convertion.ll
- fast-isel-emutls.ll
- fast-isel-expect.ll
- fast-isel-extract.ll
- fast-isel-float-half-convertion.ll
- fast-isel-fneg.ll
- fast-isel-fold-mem.ll
- fast-isel-fptrunc-fpext.ll
- fast-isel-gc-intrinsics.ll
- fast-isel-gep.ll
- fast-isel-gv.ll
- fast-isel-i1.ll
- fast-isel-int-float-conversion-x86-64.ll
- fast-isel-int-float-conversion.ll
- fast-isel-load-i1.ll
- fast-isel-mem.ll
- fast-isel-movsbl-indexreg.ll
- fast-isel-nontemporal.ll
- fast-isel-ret-ext.ll
- fast-isel-select-cmov.ll
- fast-isel-select-cmov2.ll
- fast-isel-select-cmp.ll
- fast-isel-select-pseudo-cmov.ll
- fast-isel-select-sse.ll
- fast-isel-select.ll
- fast-isel-sext-zext.ll
- fast-isel-sext.ll
- fast-isel-shift.ll
- fast-isel-sse12-fptoint.ll
- fast-isel-stackcheck.ll
- fast-isel-store.ll
- fast-isel-tailcall.ll
- fast-isel-tls.ll
- fast-isel-trunc-kill-subreg.ll
- fast-isel-vecload.ll
- fast-isel-x32.ll
- fast-isel-x86-64.ll
- fast-isel-x86.ll
- fast-isel.ll
- fastcall-correct-mangling.ll
- fastcc-2.ll
- fastcc-byval.ll
- fastcc-sret.ll
- fastcc.ll
- fastcc3struct.ll
- fastisel-gep-promote-before-add.ll
- fastisel-softfloat.ll
- fastmath-float-half-conversion.ll
- fcmove.ll
- fdiv-combine.ll
- fdiv.ll
- fentry-insertion.ll
- field-extract-use-trunc.ll
- fildll.ll
- file-directive.ll
- file-source-filename.ll
- fixup-bw-copy.ll
- fixup-bw-copy.mir
- fixup-bw-inst.ll
- fixup-bw-inst.mir
- fixup-lea.ll
- float-asmprint.ll
- float-conv-elim.ll
- floor-soft-float.ll
- fltused.ll
- fltused_function_pointer.ll
- fma-commute-x86.ll
- fma-do-not-commute.ll
- fma-fneg-combine.ll
- fma-intrinsics-phi-213-to-231.ll
- fma-intrinsics-x86.ll
- fma-phi-213-to-231.ll
- fma-scalar-memfold.ll
- fma-schedule.ll
- fma.ll
- fma4-intrinsics-x86_64-folded-load.ll
- fma_patterns.ll
- fma_patterns_wide.ll
- fmaddsub-combine.ll
- fmaxnum.ll
- fmf-flags.ll
- fminnum.ll
- fmsubadd-combine.ll
- fmul-combines.ll
- fmul-zero.ll
- fnabs.ll
- fold-add.ll
- fold-and-shift.ll
- fold-call-2.ll
- fold-call-3.ll
- fold-call-oper.ll
- fold-call.ll
- fold-imm.ll
- fold-load-binops.ll
- fold-load-unops.ll
- fold-load-vec.ll
- fold-load.ll
- fold-mul-lohi.ll
- fold-pcmpeqd-1.ll
- fold-pcmpeqd-2.ll
- fold-push.ll
- fold-rmw-ops.ll
- fold-sext-trunc.ll
- fold-tied-op.ll
- fold-vector-bv-crash.ll
- fold-vector-sext-crash.ll
- fold-vector-sext-crash2.ll
- fold-vector-sext-zext.ll
- fold-vector-shl-crash.ll
- fold-vector-shuffle-crash.ll
- fold-vector-trunc-sitofp.ll
- fold-vex.ll
- fold-xmm-zero.ll
- fold-zext-trunc.ll
- fops-windows-itanium.ll
- force-align-stack-alloca.ll
- force-align-stack.ll
- fp-double-rounding.ll
- fp-elim-and-no-fp-elim.ll
- fp-elim.ll
- fp-fast.ll
- fp-immediate-shorten.ll
- fp-in-intregs.ll
- fp-intrinsics.ll
- fp-load-trunc.ll
- fp-logic-replace.ll
- fp-logic.ll
- fp-select-cmp-and.ll
- fp-stack-2results.ll
- fp-stack-compare-cmov.ll
- fp-stack-compare.ll
- fp-stack-direct-ret.ll
- fp-stack-O0-crash.ll
- fp-stack-O0.ll
- fp-stack-ret-conv.ll
- fp-stack-ret-store.ll
- fp-stack-ret.ll
- fp-stack-retcopy.ll
- fp-stack-set-st1.ll
- fp-stack.ll
- fp-trunc.ll
- fp-une-cmp.ll
- fp128-calling-conv.ll
- fp128-cast.ll
- fp128-compare.ll
- fp128-extract.ll
- fp128-g.ll
- fp128-i128.ll
- fp128-libcalls.ll
- fp128-load.ll
- fp128-select.ll
- fp128-store.ll
- fp2sint.ll
- fp_constant_op.ll
- fp_load_cast_fold.ll
- fp_load_fold.ll
- fpcmp-soft-fp.ll
- fpstack-debuginstr-kill.ll
- frame-base.ll
- frame-lowering-debug-intrinsic-2.ll
- frame-lowering-debug-intrinsic.ll
- frame-order.ll
- frameaddr.ll
- frameregister.ll
- frem-msvc32.ll
- fsgsbase.ll
- fsxor-alignment.ll
- full-lsr.ll
- funclet-layout.ll
- function-alias.ll
- function-subtarget-features-2.ll
- function-subtarget-features.ll
- ga-offset.ll
- ga-offset2.ll
- gather-addresses.ll
- gcc_except_table.ll
- gcc_except_table_functions.ll
- gep-expanded-vector.ll
- getelementptr.ll
- ghc-cc.ll
- ghc-cc64.ll
- global-access-pie-copyrelocs.ll
- global-access-pie.ll
- global-fill.ll
- global-sections-comdat.ll
- global-sections-tls.ll
- global-sections.ll
- gnu-seh-nolpads.ll
- gpr-to-mask.ll
- greedy_regalloc_bad_eviction_sequence.ll
- gs-fold.ll
- h-register-addressing-32.ll
- h-register-addressing-64.ll
- h-register-store.ll
- h-registers-0.ll
- h-registers-1.ll
- h-registers-2.ll
- h-registers-3.ll
- haddsub-2.ll
- haddsub-shuf.ll
- haddsub-undef.ll
- haddsub.ll
- half.ll
- handle-move.ll
- hhvm-cc.ll
- hidden-vis-2.ll
- hidden-vis-3.ll
- hidden-vis-4.ll
- hidden-vis-pic.ll
- hidden-vis.ll
- hipe-cc.ll
- hipe-cc64.ll
- hipe-prologue.ll
- hoist-common.ll
- hoist-invariant-load.ll
- hoist-spill-lpad.ll
- hoist-spill.ll
- horizontal-reduce-smax.ll
- horizontal-reduce-smin.ll
- horizontal-reduce-umax.ll
- horizontal-reduce-umin.ll
- horizontal-shuffle.ll
- huge-stack-offset.ll
- huge-stack-offset2.ll
- i128-and-beyond.ll
- i128-immediate.ll
- i128-mul.ll
- i128-ret.ll
- i128-sdiv.ll
- i16lshr8pat.ll
- i1narrowfail.ll
- i256-add.ll
- i2k.ll
- i386-setjmp-pic.ll
- i386-shrink-wrapping.ll
- i386-tlscall-fastregalloc.ll
- i486-fence-loop.ll
- i64-mem-copy.ll
- i64-to-float.ll
- i686-win-shrink-wrapping.ll
- iabs.ll
- ident-metadata.ll
- ifunc-asm.ll
- illegal-bitfield-loadstore.ll
- illegal-insert.ll
- illegal-vector-args-return.ll
- immediate_merging.ll
- immediate_merging64.ll
- implicit-null-check-negative.ll
- implicit-null-check.ll
- implicit-null-checks.mir
- implicit-use-spill.mir
- imul-lea-2.ll
- imul-lea.ll
- imul.ll
- inalloca-ctor.ll
- inalloca-invoke.ll
- inalloca-regparm.ll
- inalloca-stdcall.ll
- inalloca.ll
- inconsistent_landingpad.ll
- indirect-hidden.ll
- init-priority.ll
- inline-0bh.ll
- inline-asm-2addr.ll
- inline-asm-A-constraint.ll
- inline-asm-avx-v-constraint-32bit.ll
- inline-asm-avx-v-constraint.ll
- inline-asm-avx512f-v-constraint.ll
- inline-asm-avx512vl-v-constraint-32bit.ll
- inline-asm-avx512vl-v-constraint.ll
- inline-asm-bad-constraint-n.ll
- inline-asm-duplicated-constraint.ll
- inline-asm-error.ll
- inline-asm-flag-clobber.ll
- inline-asm-fpstack.ll
- inline-asm-h.ll
- inline-asm-modifier-n.ll
- inline-asm-modifier-q.ll
- inline-asm-mrv.ll
- inline-asm-out-regs.ll
- inline-asm-pic.ll
- inline-asm-ptr-cast.ll
- inline-asm-q-regs.ll
- inline-asm-R-constraint.ll
- inline-asm-sp-clobber-memcpy.ll
- inline-asm-stack-realign.ll
- inline-asm-stack-realign2.ll
- inline-asm-stack-realign3.ll
- inline-asm-tied.ll
- inline-asm-x-scalar.ll
- inline-asm.ll
- inline-sse.ll
- inlineasm-sched-bug.ll
- inreg.ll
- ins_split_regalloc.ll
- ins_subreg_coalesce-1.ll
- ins_subreg_coalesce-2.ll
- ins_subreg_coalesce-3.ll
- insert-into-constant-vector.ll
- insert-positions.ll
- insertelement-copytoregs.ll
- insertelement-duplicates.ll
- insertelement-legalize.ll
- insertelement-ones.ll
- insertelement-shuffle.ll
- insertelement-zero.ll
- insertps-combine.ll
- insertps-from-constantpool.ll
- insertps-O0-bug.ll
- insertps-unfold-load-bug.ll
- int-intrinsic.ll
- interval-update-remat.ll
- invalid-liveness.mir
- invalid-shift-immediate.ll
- ipra-inline-asm.ll
- ipra-local-linkage.ll
- ipra-reg-alias.ll
- ipra-reg-usage.ll
- ipra-transform.ll
- isel-optnone.ll
- isel-sink.ll
- isel-sink2.ll
- isel-sink3.ll
- isint.ll
- isnan.ll
- isnan2.ll
- ispositive.ll
- jump_sign.ll
- known-bits-vector.ll
- known-bits.ll
- known-signbits-vector.ll
- label-annotation.ll
- label-redefinition.ll
- lakemont.ll
- large-code-model-isel.ll
- large-constants.ll
- large-gep-chain.ll
- large-gep-scale.ll
- large-global.ll
- late-address-taken.ll
- ldzero.ll
- lea-2.ll
- lea-3.ll
- lea-4.ll
- lea-5.ll
- lea-opt-cse1.ll
- lea-opt-cse2.ll
- lea-opt-cse3.ll
- lea-opt-cse4.ll
- lea-opt-memop-check-1.ll
- lea-opt-memop-check-2.ll
- lea-opt-with-debug.mir
- lea-opt.ll
- lea-recursion.ll
- lea.ll
- lea32-schedule.ll
- lea64-schedule.ll
- leaf-fp-elim.ll
- leaFixup32.mir
- leaFixup64.mir
- legalize-fmp-oeq-vector-select.ll
- legalize-libcalls.ll
- legalize-shift-64.ll
- legalize-shl-vec.ll
- legalize-sub-zero-2.ll
- legalize-sub-zero.ll
- legalizedag_vec.ll
- libcall-sret.ll
- licm-dominance.ll
- licm-nested.ll
- licm-regpressure.ll
- licm-symbol.ll
- limited-prec.ll
- linux-preemption.ll
- lit.local.cfg
- live-out-reg-info.ll
- live-range-nosubreg.ll
- liveness-local-regalloc.ll
- llc-override-mcpu-mattr.ll
- load-combine-dbg.ll
- load-combine.ll
- load-slice.ll
- loc-remat.ll
- local_stack_symbol_ordering.ll
- localescape.ll
- log2_not_readnone.ll
- logical-load-fold.ll
- long-setcc.ll
- longlong-deadload.ll
- loop-blocks.ll
- loop-hoist.ll
- loop-search.ll
- loop-strength-reduce-2.ll
- loop-strength-reduce-3.ll
- loop-strength-reduce-crash.ll
- loop-strength-reduce.ll
- loop-strength-reduce2.ll
- loop-strength-reduce4.ll
- loop-strength-reduce5.ll
- loop-strength-reduce6.ll
- loop-strength-reduce7.ll
- loop-strength-reduce8.ll
- lower-bitcast.ll
- lower-vec-shift-2.ll
- lower-vec-shift.ll
- lower-vec-shuffle-bug.ll
- lrshrink.ll
- lsr-delayed-fold.ll
- lsr-i386.ll
- lsr-interesting-step.ll
- lsr-loop-exit-cond.ll
- lsr-negative-stride.ll
- lsr-nonaffine.ll
- lsr-normalization.ll
- lsr-overflow.ll
- lsr-quadratic-expand.ll
- lsr-redundant-addressing.ll
- lsr-reuse-trunc.ll
- lsr-reuse.ll
- lsr-sort.ll
- lsr-static-addr.ll
- lsr-wrap.ll
- lwp-intrinsics-x86_64.ll
- lwp-intrinsics.ll
- lzcnt-schedule.ll
- lzcnt-tzcnt.ll
- lzcnt-zext-cmp.ll
- lzcnt.ll
- machine-combiner-int-vec.ll
- machine-combiner-int.ll
- machine-combiner.ll
- machine-copy-prop.mir
- machine-cp.ll
- machine-cse.ll
- machine-outliner-debuginfo.ll
- machine-outliner-tailcalls.ll
- machine-outliner.ll
- machine-region-info.mir
- machine-sink-and-implicit-null-checks.ll
- machine-sink.ll
- machine-trace-metrics-crash.ll
- MachineBranchProb.ll
- MachineSink-CritEdge.ll
- MachineSink-DbgValue.ll
- MachineSink-eflags.ll
- MachineSink-PHIUse.ll
- MachineSink-SubReg.ll
- macho-comdat.ll
- madd.ll
- mask-negated-bool.ll
- masked-iv-safe.ll
- masked-iv-unsafe.ll
- masked_gather_scatter.ll
- masked_memop.ll
- maskmovdqu.ll
- materialize.ll
- mature-mc-support.ll
- mbp-false-cfg-break.ll
- mcinst-avx-lowering.ll
- mcinst-lowering.ll
- mcu-abi.ll
- mem-intrin-base-reg.ll
- mem-promote-integers.ll
- membarrier.ll
- memcmp-minsize.ll
- memcmp-optsize.ll
- memcmp.ll
- memcpy-2.ll
- memcpy-from-string.ll
- memcpy-struct-by-value.ll
- memcpy.ll
- mempcpy-32.ll
- mempcpy.ll
- memset-2.ll
- memset-3.ll
- memset-nonzero.ll
- memset-sse-stack-realignment.ll
- memset.ll
- memset64-on-x86-32.ll
- merge-consecutive-loads-128.ll
- merge-consecutive-loads-256.ll
- merge-consecutive-loads-512.ll
- merge-consecutive-stores-i1.ll
- merge-consecutive-stores.ll
- merge-sp-update-lea.ll
- merge-store-constants.ll
- merge-store-partially-alias-loads.ll
- merge_store.ll
- merge_store_duplicated_loads.ll
- MergeConsecutiveStores.ll
- mfence.ll
- mingw-alloca.ll
- misaligned-memset.ll
- misched-aa-colored.ll
- misched-aa-mmos.ll
- misched-balance.ll
- misched-code-difference-with-debug.ll
- misched-copy.ll
- misched-crash.ll
- misched-fusion.ll
- misched-ilp.ll
- misched-matmul.ll
- misched-matrix.ll
- misched-new.ll
- mmx-arg-passing-x86-64.ll
- mmx-arg-passing.ll
- mmx-arith.ll
- mmx-bitcast-fold.ll
- mmx-bitcast.ll
- mmx-coalescing.ll
- mmx-copy-gprs.ll
- mmx-cvt.ll
- mmx-fold-load.ll
- mmx-intrinsics.ll
- mmx-only.ll
- mmx-schedule.ll
- mod128.ll
- movbe-schedule.ll
- movbe.ll
- movfs.ll
- movgs.ll
- movmsk.ll
- movntdq-no-avx.ll
- movpc32-check.ll
- movtopush.ll
- movtopush.mir
- movtopush64.ll
- ms-inline-asm-avx512.ll
- ms-inline-asm.ll
- mul-constant-i16.ll
- mul-constant-i32.ll
- mul-constant-i64.ll
- mul-constant-result.ll
- mul-i1024.ll
- mul-i256.ll
- mul-i512.ll
- mul-legalize.ll
- mul-remat.ll
- mul-shift-reassoc.ll
- mul128.ll
- mul128_sext_loop.ll
- mul64.ll
- muloti.ll
- mult-alt-generic-i686.ll
- mult-alt-generic-x86_64.ll
- mult-alt-x86.ll
- multiple-loop-post-inc.ll
- multiple-return-values-cross-block.ll
- mulvi32.ll
- mulx32.ll
- mulx64.ll
- musttail-fastcall.ll
- musttail-indirect.ll
- musttail-thiscall.ll
- musttail-varargs.ll
- musttail.ll
- mwaitx.ll
- named-reg-alloc.ll
- named-reg-notareg.ll
- nancvt.ll
- narrow-shl-cst.ll
- narrow-shl-load.ll
- narrow_op-1.ll
- neg-shl-add.ll
- neg_cmp.ll
- neg_fp.ll
- negate-add-zero.ll
- negate-i1.ll
- negate-shift.ll
- negate.ll
- negative-offset.ll
- negative-sin.ll
- negative-stride-fptosi-user.ll
- negative-subscript.ll
- negative_zero.ll
- new-remat.ll
- newline-and-quote.ll
- no-and8ri8.ll
- no-cmov.ll
- no-plt.ll
- no-prolog-kill.ll
- no-sse2-avg.ll
- nobt.ll
- nocx16.ll
- non-lazy-bind.ll
- non-unique-sections.ll
- non-value-mem-operand.mir
- nonconst-static-ev.ll
- nonconst-static-iv.ll
- nontemporal-2.ll
- nontemporal-loads.ll
- nontemporal.ll
- noreturn-call.ll
- norex-subreg.ll
- nosse-error1.ll
- nosse-error2.ll
- nosse-varargs.ll
- nosse-vector.ll
- not-and-simplify.ll
- note-sections.ll
- null-streamer.ll
- O0-pipeline.ll
- objc-gc-module-flags.ll
- object-size.ll
- oddshuffles.ll
- opaque-constant-asm.ll
- opt-ext-uses.ll
- opt-shuff-tstore.ll
- optimize-max-0.ll
- optimize-max-1.ll
- optimize-max-2.ll
- optimize-max-3.ll
- or-address.ll
- or-branch.ll
- or-lea.ll
- osx-private-labels.ll
- overflow-intrinsic-setcc-fold.ll
- overflow.ll
- overlap-shift.ll
- packed_struct.ll
- packss.ll
- palignr.ll
- partial-fold32.ll
- partial-fold64.ll
- pass-three.ll
- patchable-prologue.ll
- patchpoint-invoke.ll
- patchpoint-verifiable.mir
- patchpoint-webkit_jscc.ll
- patchpoint.ll
- pause.ll
- peep-setb.ll
- peep-test-0.ll
- peep-test-1.ll
- peep-test-2.ll
- peep-test-3.ll
- peep-test-4.ll
- peephole-cvt-sse.ll
- peephole-fold-movsd.ll
- peephole-multiple-folds.ll
- peephole-na-phys-copy-folding.ll
- peephole-recurrence.mir
- peephole.mir
- personality.ll
- personality_size.ll
- phaddsub.ll
- phi-bit-propagation.ll
- phi-immediate-factoring.ll
- phielim-split.ll
- phys-reg-local-regalloc.ll
- phys_subreg_coalesce-2.ll
- phys_subreg_coalesce-3.ll
- phys_subreg_coalesce.ll
- pic-load-remat.ll
- pic.ll
- pic_jumptable.ll
- pie.ll
- pku.ll
- pmovext.ll
- pmovsx-inreg.ll
- pmul.ll
- pmulld.ll
- pointer-vector.ll
- pop-stack-cleanup-msvc.ll
- pop-stack-cleanup.ll
- popcnt-schedule.ll
- popcnt.ll
- post-ra-sched-with-debug.mir
- post-ra-sched.ll
- postalloc-coalescing.ll
- postra-licm.ll
- powi.ll
- pr10068.ll
- pr10475.ll
- pr10499.ll
- pr10523.ll
- pr10524.ll
- pr10525.ll
- pr10526.ll
- pr11202.ll
- pr11334.ll
- pr11415.ll
- pr11468.ll
- pr11985.ll
- pr11998.ll
- pr12312.ll
- pr12360.ll
- pr12889.ll
- pr13209.ll
- pr13220.ll
- pr13458.ll
- pr13577.ll
- pr13859.ll
- pr13899.ll
- pr14088.ll
- pr14098.ll
- pr14161.ll
- pr14204.ll
- pr14314.ll
- pr14333.ll
- pr14562.ll
- pr1462.ll
- pr1489.ll
- pr1505.ll
- pr1505b.ll
- pr15267.ll
- pr15296.ll
- pr15309.ll
- pr15705.ll
- pr15981.ll
- pr16031.ll
- pr16360.ll
- pr16807.ll
- pr17546.ll
- pr17631.ll
- pr17764.ll
- pr18014.ll
- pr18054.ll
- pr18162.ll
- pr18344.ll
- pr18846.ll
- pr19049.ll
- pr20011.ll
- pr20012.ll
- pr20020.ll
- pr20088.ll
- pr21099.ll
- pr2177.ll
- pr21792.ll
- pr2182.ll
- pr22019.ll
- pr22103.ll
- pr22338.ll
- pr22774.ll
- pr22970.ll
- pr23103.ll
- pr23246.ll
- pr2326.ll
- pr23273.ll
- pr23603.ll
- pr23664.ll
- pr24139.ll
- pr24374.ll
- pr24602.ll
- pr25828.ll
- pr2585.ll
- pr26350.ll
- pr2656.ll
- pr2659.ll
- pr26625.ll
- pr26652.ll
- pr26757.ll
- pr26835.ll
- pr26870.ll
- pr27071.ll
- pr27501.ll
- pr27591.ll
- pr27681.mir
- pr28129.ll
- pr28173.ll
- pr28444.ll
- pr28472.ll
- pr28489.ll
- pr2849.ll
- pr28504.ll
- pr28515.ll
- pr28560.ll
- pr28824.ll
- pr29010.ll
- pr29022.ll
- pr29061.ll
- pr29112.ll
- pr29170.ll
- pr2924.ll
- pr2982.ll
- pr30284.ll
- pr30430.ll
- pr30511.ll
- pr30562.ll
- pr30813.ll
- pr31045.ll
- pr31088.ll
- pr31143.ll
- pr31242.ll
- pr31271.ll
- pr31323.ll
- pr3154.ll
- pr31773.ll
- pr31956.ll
- pr32108.ll
- pr3216.ll
- pr32241.ll
- pr32256.ll
- pr32278.ll
- pr32282.ll
- pr32284.ll
- pr32329.ll
- pr32340.ll
- pr32345.ll
- pr32368.ll
- pr3241.ll
- pr32420.ll
- pr3243.ll
- pr3244.ll
- pr32451.ll
- pr32484.ll
- pr3250.ll
- pr32515.ll
- pr32588.ll
- pr32610.ll
- pr32659.ll
- pr32907.ll
- pr3317.ll
- pr33290.ll
- pr33349.ll
- pr33396.ll
- pr3366.ll
- pr33715.ll
- pr33772.ll
- pr33828.ll
- pr33844.ll
- pr33954.ll
- pr33960.ll
- pr34080.ll
- pr34088.ll
- pr34137.ll
- pr34139.ll
- pr34149.ll
- pr34177.ll
- pr34271-1.ll
- pr34271.ll
- pr34381.ll
- pr34397.ll
- pr34421.ll
- PR34565.ll
- pr3457.ll
- pr34605.ll
- pr34629.ll
- pr34634.ll
- pr34653.ll
- pr34657.ll
- pr34855.ll
- pr3522.ll
- pr5145.ll
- pr7882.ll
- pr9127.ll
- pr9743.ll
- pre-coalesce-2.ll
- pre-coalesce.ll
- pre-coalesce.mir
- pre-ra-sched.ll
- prefetch.ll
- prefixdata.ll
- preserve_allcc64.ll
- preserve_mostcc64.ll
- private-2.ll
- private.ll
- prolog-push-seq.ll
- prologue-epilogue-remarks.mir
- prologuedata.ll
- promote-assert-zext.ll
- promote-i16.ll
- promote-trunc.ll
- promote-vec3.ll
- promote.ll
- ps4-noreturn.ll
- pseudo_cmov_lower.ll
- pseudo_cmov_lower1.ll
- pseudo_cmov_lower2.ll
- pshufb-mask-comments.ll
- pshufd-combine-crash.ll
- psubus.ll
- ptr-rotate.ll
- ptrtoint-constexpr.ll
- push-cfi-debug.ll
- push-cfi-obj.ll
- push-cfi.ll
- ragreedy-bug.ll
- ragreedy-hoist-spill.ll
- ragreedy-last-chance-recoloring.ll
- rd-mod-wr-eflags.ll
- rdpmc.ll
- rdrand-x86_64.ll
- rdrand.ll
- rdseed-x86_64.ll
- rdseed.ll
- rdtsc.ll
- read-fp-no-frame-pointer.ll
- recip-fastmath.ll
- recip-fastmath2.ll
- recip-pic.ll
- red-zone.ll
- red-zone2.ll
- reduce-trunc-shl.ll
- regalloc-reconcile-broken-hints.ll
- regalloc-spill-at-ehpad.ll
- regcall-no-plt.ll
- reghinting.ll
- regparm.ll
- regpressure.ll
- rem.ll
- rem_crash.ll
- remat-constant.ll
- remat-fold-load.ll
- remat-mov-0.ll
- remat-phys-dead.ll
- remat-scalar-zero.ll
- replace-load-and-with-bzhi.ll
- replace_unsupported_masked_mem_intrin.ll
- ret-addr.ll
- ret-i64-0.ll
- ret-mmx.ll
- return-ext.ll
- return_zeroext_i2.ll
- returned-trunc-tail-calls.ll
- reverse_branches.ll
- rip-rel-address.ll
- rip-rel-lea.ll
- rodata-relocs.ll
- rot16.ll
- rot32.ll
- rot64.ll
- rotate.ll
- rotate2.ll
- rotate4.ll
- rotate_vec.ll
- rounding-ops.ll
- rrlist-livereg-corrutpion.ll
- rtm.ll
- sad.ll
- sad_variations.ll
- saddo-redundant-add.ll
- safestack.ll
- safestack_ssp.ll
- sandybridge-loads.ll
- sar_fold.ll
- sar_fold64.ll
- sbb.ll
- scalar-extract.ll
- scalar-fp-to-i64.ll
- scalar-int-to-fp.ll
- scalar-min-max-fill-operand.ll
- scalar_sse_minmax.ll
- scalar_widen_div.ll
- scalarize-bitcast.ll
- scatter-schedule.ll
- scavenger.mir
- scev-interchange.ll
- schedule-x86_32.ll
- schedule-x86_64.ll
- scheduler-backtracking.ll
- sdiv-exact.ll
- sdiv-pow2.ll
- segmented-stacks-dynamic.ll
- segmented-stacks.ll
- seh-catch-all-win32.ll
- seh-catch-all.ll
- seh-catchpad.ll
- seh-except-finally.ll
- seh-exception-code.ll
- seh-filter-no-personality.ll
- seh-finally.ll
- seh-no-invokes.ll
- seh-safe-div-win32.ll
- seh-safe-div.ll
- seh-stack-realign.ll
- select-mmx.ll
- select-with-and-or.ll
- select.ll
- select_const.ll
- select_meta.ll
- selectiondag-crash.ll
- selectiondag-cse.ll
- selectiondag-dominator.ll
- selectiondag-order.ll
- setcc-combine.ll
- setcc-logic.ll
- setcc-lowering.ll
- setcc-narrowing.ll
- setcc-wide-types.ll
- setcc.ll
- setjmp-spills.ll
- setoeq.ll
- setuge.ll
- sext-i1.ll
- sext-load.ll
- sext-ret-val.ll
- sext-setcc-self.ll
- sext-subreg.ll
- sext-trunc.ll
- sha-schedule.ll
- sha.ll
- shift-and.ll
- shift-avx2-crash.ll
- shift-bmi2.ll
- shift-coalesce.ll
- shift-codegen.ll
- shift-combine-crash.ll
- shift-combine.ll
- shift-double-x86_64.ll
- shift-double.ll
- shift-folding.ll
- shift-i128.ll
- shift-i256.ll
- shift-one.ll
- shift-pair.ll
- shift-parts.ll
- shift-pcmp.ll
- shl-anyext.ll
- shl-crash-on-legalize.ll
- shl-i64.ll
- shl_elim.ll
- shl_undef.ll
- shrink-compare.ll
- shrink-fp-const1.ll
- shrink-fp-const2.ll
- shrink-wrap-chkstk.ll
- shrink_vmul.ll
- shrink_vmul_sse.ll
- shrinkwrap-hang.ll
- shuffle-combine-crash-2.ll
- shuffle-combine-crash.ll
- shuffle-of-splat-multiuses.ll
- shuffle-strided-with-offset-128.ll
- shuffle-strided-with-offset-256.ll
- shuffle-strided-with-offset-512.ll
- shuffle-vs-trunc-128.ll
- shuffle-vs-trunc-256.ll
- shuffle-vs-trunc-512.ll
- sibcall-2.ll
- sibcall-3.ll
- sibcall-4.ll
- sibcall-5.ll
- sibcall-6.ll
- sibcall-byval.ll
- sibcall-win64.ll
- sibcall.ll
- simple-zext.ll
- sincos-opt.ll
- sincos.ll
- sink-blockfreq.ll
- sink-cheap-instructions.ll
- sink-gep-before-mem-inst.ll
- sink-hoist.ll
- sink-out-of-loop.ll
- sjlj-baseptr.ll
- sjlj-eh.ll
- sjlj.ll
- slow-incdec.ll
- slow-pmulld.ll
- slow-unaligned-mem.ll
- small-byval-memcpy.ll
- smul-with-overflow.ll
- soft-fp-legal-in-HW-reg.ll
- soft-fp.ll
- soft-sitofp.ll
- splat-const.ll
- splat-for-size.ll
- split-eh-lpad-edges.ll
- split-extend-vector-inreg.ll
- split-store.ll
- split-vector-bitcast.ll
- split-vector-rem.ll
- sqrt-fastmath-mir.ll
- sqrt-fastmath-tune.ll
- sqrt-fastmath.ll
- sqrt.ll
- sret-implicit.ll
- sse-align-0.ll
- sse-align-1.ll
- sse-align-10.ll
- sse-align-11.ll
- sse-align-12.ll
- sse-align-2.ll
- sse-align-3.ll
- sse-align-4.ll
- sse-align-5.ll
- sse-align-6.ll
- sse-align-7.ll
- sse-align-8.ll
- sse-align-9.ll
- sse-commute.ll
- sse-domains.ll
- sse-fcopysign.ll
- sse-fsignum.ll
- sse-intel-ocl.ll
- sse-intrinsics-fast-isel-x86_64.ll
- sse-intrinsics-fast-isel.ll
- sse-intrinsics-x86-upgrade.ll
- sse-intrinsics-x86.ll
- sse-intrinsics-x86_64.ll
- sse-load-ret.ll
- sse-minmax.ll
- sse-only.ll
- sse-regcall.ll
- sse-scalar-fp-arith-unary.ll
- sse-scalar-fp-arith.ll
- sse-schedule.ll
- sse-unaligned-mem-feature.ll
- sse-varargs.ll
- sse1.ll
- sse2-intrinsics-fast-isel-x86_64.ll
- sse2-intrinsics-fast-isel.ll
- sse2-intrinsics-x86-upgrade.ll
- sse2-intrinsics-x86.ll
- sse2-intrinsics-x86_64.ll
- sse2-schedule.ll
- sse2-vector-shifts.ll
- sse2.ll
- sse3-avx-addsub-2.ll
- sse3-avx-addsub.ll
- sse3-intrinsics-fast-isel.ll
- sse3-intrinsics-x86.ll
- sse3-schedule.ll
- sse3.ll
- sse41-intrinsics-fast-isel.ll
- sse41-intrinsics-x86-upgrade.ll
- sse41-intrinsics-x86.ll
- sse41-pmovxrm.ll
- sse41-schedule.ll
- sse41.ll
- sse42-intrinsics-fast-isel-x86_64.ll
- sse42-intrinsics-fast-isel.ll
- sse42-intrinsics-x86.ll
- sse42-intrinsics-x86_64.ll
- sse42-schedule.ll
- sse4a-intrinsics-fast-isel.ll
- sse4a-schedule.ll
- sse4a-upgrade.ll
- sse4a.ll
- sse_partial_update.ll
- sse_reload_fold.ll
- ssp-data-layout.ll
- ssp-guard-spill.ll
- ssse3-intrinsics-fast-isel.ll
- ssse3-intrinsics-x86.ll
- ssse3-schedule.ll
- stack-align-memcpy.ll
- stack-align.ll
- stack-align2.ll
- stack-folding-3dnow.ll
- stack-folding-adx-x86_64.ll
- stack-folding-bmi.ll
- stack-folding-bmi2.ll
- stack-folding-fp-avx1.ll
- stack-folding-fp-avx512.ll
- stack-folding-fp-avx512vl.ll
- stack-folding-fp-sse42.ll
- stack-folding-int-avx1.ll
- stack-folding-int-avx2.ll
- stack-folding-int-avx512.ll
- stack-folding-int-avx512vl.ll
- stack-folding-int-sse42.ll
- stack-folding-lwp.ll
- stack-folding-mmx.ll
- stack-folding-sha.ll
- stack-folding-tbm.ll
- stack-folding-x86_64.ll
- stack-folding-xop.ll
- stack-probe-red-zone.ll
- stack-probe-size.ll
- stack-probes.ll
- stack-protector-dbginfo.ll
- stack-protector-msvc.ll
- stack-protector-remarks.ll
- stack-protector-target.ll
- stack-protector-vreg-to-vreg-copy.ll
- stack-protector-weight.ll
- stack-protector.ll
- stack-update-frame-opcode.ll
- stack_guard_remat.ll
- StackColoring-dbg.ll
- StackColoring.ll
- stackguard-internal.ll
- stackmap-fast-isel.ll
- stackmap-frame-setup.ll
- stackmap-large-constants.ll
- stackmap-large-location-size.ll
- stackmap-liveness.ll
- stackmap-nops.ll
- stackmap-shadow-optimization.ll
- stackmap.ll
- stackpointer.ll
- statepoint-allocas.ll
- statepoint-call-lowering.ll
- statepoint-far-call.ll
- statepoint-forward.ll
- statepoint-gctransition-call-lowering.ll
- statepoint-invoke.ll
- statepoint-live-in.ll
- statepoint-stack-usage.ll
- statepoint-stackmap-format.ll
- statepoint-uniqueing.ll
- statepoint-vector-bad-spill.ll
- statepoint-vector.ll
- stdarg.ll
- stdcall-notailcall.ll
- stdcall.ll
- store-empty-member.ll
- store-fp-constant.ll
- store-global-address.ll
- store-narrow.ll
- store-zero-and-minus-one.ll
- store_op_load_fold.ll
- store_op_load_fold2.ll
- stores-merging.ll
- storetrunc-fp.ll
- stride-nine-with-base-reg.ll
- stride-reuse.ll
- sub-with-overflow.ll
- sub.ll
- subcarry.ll
- subreg-to-reg-0.ll
- subreg-to-reg-1.ll
- subreg-to-reg-2.ll
- subreg-to-reg-3.ll
- subreg-to-reg-4.ll
- subreg-to-reg-6.ll
- subvector-broadcast.ll
- sunkaddr-ext.ll
- swift-error.ll
- swift-return.ll
- swiftcc.ll
- swifterror.ll
- swiftself.ll
- switch-bt.ll
- switch-crit-edge-constant.ll
- switch-default-only.ll
- switch-density.ll
- switch-edge-weight.ll
- switch-jump-table.ll
- switch-or.ll
- switch-order-weight.ll
- switch-zextload.ll
- switch.ll
- SwitchLowering.ll
- swizzle-2.ll
- swizzle-avx2.ll
- SwizzleShuff.ll
- system-intrinsics-64-xsave.ll
- system-intrinsics-64-xsavec.ll
- system-intrinsics-64-xsaveopt.ll
- system-intrinsics-64-xsaves.ll
- system-intrinsics-64.ll
- system-intrinsics-xgetbv.ll
- system-intrinsics-xsave.ll
- system-intrinsics-xsavec.ll
- system-intrinsics-xsaveopt.ll
- system-intrinsics-xsaves.ll
- system-intrinsics-xsetbv.ll
- system-intrinsics.ll
- tail-call-attrs.ll
- tail-call-casts.ll
- tail-call-conditional.mir
- tail-call-got.ll
- tail-call-legality.ll
- tail-call-mutable-memarg.ll
- tail-call-parameter-attrs-mismatch.ll
- tail-call-win64.ll
- tail-dup-addr.ll
- tail-dup-catchret.ll
- tail-dup-debugloc.ll
- tail-dup-merge-loop-headers.ll
- tail-dup-no-other-successor.ll
- tail-dup-repeat.ll
- tail-merge-after-mbp.mir
- tail-merge-debugloc.ll
- tail-merge-identical.ll
- tail-merge-unreachable.ll
- tail-merge-wineh.ll
- tail-opts.ll
- tail-threshold.ll
- tailcall-64.ll
- tailcall-calleesave.ll
- tailcall-cgp-dup.ll
- tailcall-disable.ll
- tailcall-fastisel.ll
- tailcall-largecode.ll
- tailcall-mem-intrinsics.ll
- tailcall-msvc-conventions.ll
- tailcall-multiret.ll
- tailcall-readnone.ll
- tailcall-returndup-void.ll
- tailcall-ri64.ll
- tailcall-stackalign.ll
- tailcall-structret.ll
- tailcall.ll
- tailcallbyval.ll
- tailcallbyval64.ll
- tailcallfp.ll
- tailcallfp2.ll
- tailcallpic1.ll
- tailcallpic2.ll
- tailcallpic3.ll
- tailcallstack64.ll
- taildup-crash.ll
- targetLoweringGeneric.ll
- tbm-intrinsics-fast-isel-x86_64.ll
- tbm-intrinsics-fast-isel.ll
- tbm-intrinsics-x86_64.ll
- tbm_patterns.ll
- test-nofold.ll
- test-shrink-bug.ll
- test-shrink.ll
- testb-je-fusion.ll
- testl-commute.ll
- this-return-64.ll
- throws-cfi-fp.ll
- throws-cfi-no-fp.ll
- tls-addr-non-leaf-function.ll
- tls-android-negative.ll
- tls-android.ll
- tls-local-dynamic.ll
- tls-models.ll
- tls-pic.ll
- tls-pie.ll
- tls-shrink-wrapping.ll
- tls-windows-itanium.ll
- tls.ll
- tlv-1.ll
- tlv-2.ll
- tlv-3.ll
- token_landingpad.ll
- trap.ll
- trunc-ext-ld-st.ll
- trunc-store.ll
- trunc-to-bool.ll
- TruncAssertSext.ll
- TruncAssertZext.ll
- twoaddr-coalesce-2.ll
- twoaddr-coalesce-3.ll
- twoaddr-coalesce.ll
- twoaddr-lea.ll
- twoaddr-pass-sink.ll
- twoaddr-sink-terminator.ll
- uint64-to-float.ll
- uint_to_fp-2.ll
- uint_to_fp-3.ll
- uint_to_fp.ll
- umul-with-carry.ll
- umul-with-overflow.ll
- unaligned-32-byte-memops.ll
- unaligned-load.ll
- unaligned-spill-folding.ll
- undef-label.ll
- unknown-location.ll
- unreachable-loop-sinking.ll
- unreachableblockelim.ll
- unused_stackslots.ll
- unwind-init.ll
- unwindraise.ll
- update-terminator-debugloc.ll
- update-terminator.mir
- urem-i8-constant.ll
- urem-power-of-two.ll
- use-add-flags.ll
- utf16-cfstrings.ll
- utf8.ll
- v2f32.ll
- v4f32-immediate.ll
- v4i32load-crash.ll
- v8i1-masks.ll
- vaargs.ll
- var-permute-128.ll
- var-permute-256.ll
- var-permute-512.ll
- vararg-callee-cleanup.ll
- vararg_no_start.ll
- vararg_tailcall.ll
- variable-sized-darwin-bzero.ll
- variadic-node-pic.ll
- vastart-defs-eflags.ll
- vbinop-simplify-bug.ll
- vec-copysign-avx512.ll
- vec-copysign.ll
- vec-loadsingles-alignment.ll
- vec-trunc-store.ll
- vec3.ll
- vec_add.ll
- vec_align.ll
- vec_align_i256.ll
- vec_anyext.ll
- vec_call.ll
- vec_cast.ll
- vec_cast2.ll
- vec_cmp_sint-128.ll
- vec_cmp_uint-128.ll
- vec_compare-sse4.ll
- vec_compare.ll
- vec_ctbits.ll
- vec_ext_inreg.ll
- vec_extract-avx.ll
- vec_extract-mmx.ll
- vec_extract-sse4.ll
- vec_extract.ll
- vec_fabs.ll
- vec_floor.ll
- vec_fneg.ll
- vec_fp_to_int.ll
- vec_fpext.ll
- vec_fptrunc.ll
- vec_i64.ll
- vec_ins_extract-1.ll
- vec_ins_extract.ll
- vec_insert-2.ll
- vec_insert-3.ll
- vec_insert-4.ll
- vec_insert-5.ll
- vec_insert-7.ll
- vec_insert-8.ll
- vec_insert-9.ll
- vec_insert-mmx.ll
- vec_int_to_fp.ll
- vec_loadsingles.ll
- vec_logical.ll
- vec_minmax_match.ll
- vec_minmax_sint.ll
- vec_minmax_uint.ll
- vec_partial.ll
- vec_reassociate.ll
- vec_return.ll
- vec_round.ll
- vec_sdiv_to_shift.ll
- vec_set-2.ll
- vec_set-3.ll
- vec_set-4.ll
- vec_set-6.ll
- vec_set-7.ll
- vec_set-8.ll
- vec_set-A.ll
- vec_set-B.ll
- vec_set-C.ll
- vec_set-D.ll
- vec_set-F.ll
- vec_set-H.ll
- vec_set.ll
- vec_setcc-2.ll
- vec_setcc.ll
- vec_shift.ll
- vec_shift2.ll
- vec_shift3.ll
- vec_shift4.ll
- vec_shift5.ll
- vec_shift6.ll
- vec_shift7.ll
- vec_shuf-insert.ll
- vec_split.ll
- vec_ss_load_fold.ll
- vec_trunc_sext.ll
- vec_udiv_to_shift.ll
- vec_uint_to_fp-fastmath.ll
- vec_uint_to_fp.ll
- vec_unsafe-fp-math.ll
- vec_zero-2.ll
- vec_zero.ll
- vec_zero_cse.ll
- vector-bitreverse.ll
- vector-blend.ll
- vector-compare-all_of.ll
- vector-compare-any_of.ll
- vector-compare-combines.ll
- vector-compare-results.ll
- vector-extend-inreg.ll
- vector-gep.ll
- vector-half-conversions.ll
- vector-idiv-sdiv-128.ll
- vector-idiv-sdiv-256.ll
- vector-idiv-sdiv-512.ll
- vector-idiv-udiv-128.ll
- vector-idiv-udiv-256.ll
- vector-idiv-udiv-512.ll
- vector-idiv.ll
- vector-interleave.ll
- vector-intrinsics.ll
- vector-lzcnt-128.ll
- vector-lzcnt-256.ll
- vector-lzcnt-512.ll
- vector-merge-store-fp-constants.ll
- vector-mul.ll
- vector-narrow-binop.ll
- vector-pcmp.ll
- vector-popcnt-128.ll
- vector-popcnt-256.ll
- vector-popcnt-512.ll
- vector-rem.ll
- vector-rotate-128.ll
- vector-rotate-256.ll
- vector-rotate-512.ll
- vector-sext.ll
- vector-shift-ashr-128.ll
- vector-shift-ashr-256.ll
- vector-shift-ashr-512.ll
- vector-shift-lshr-128.ll
- vector-shift-lshr-256.ll
- vector-shift-lshr-512.ll
- vector-shift-shl-128.ll
- vector-shift-shl-256.ll
- vector-shift-shl-512.ll
- vector-shuffle-128-v16.ll
- vector-shuffle-128-v2.ll
- vector-shuffle-128-v4.ll
- vector-shuffle-128-v8.ll
- vector-shuffle-256-v16.ll
- vector-shuffle-256-v32.ll
- vector-shuffle-256-v4.ll
- vector-shuffle-256-v8.ll
- vector-shuffle-512-v16.ll
- vector-shuffle-512-v32.ll
- vector-shuffle-512-v64.ll
- vector-shuffle-512-v8.ll
- vector-shuffle-avx512.ll
- vector-shuffle-combining-avx.ll
- vector-shuffle-combining-avx2.ll
- vector-shuffle-combining-avx512bw.ll
- vector-shuffle-combining-avx512bwvl.ll
- vector-shuffle-combining-avx512vbmi.ll
- vector-shuffle-combining-sse41.ll
- vector-shuffle-combining-sse4a.ll
- vector-shuffle-combining-ssse3.ll
- vector-shuffle-combining-xop.ll
- vector-shuffle-combining.ll
- vector-shuffle-masked.ll
- vector-shuffle-mmx.ll
- vector-shuffle-sse1.ll
- vector-shuffle-sse41.ll
- vector-shuffle-sse4a.ll
- vector-shuffle-v1.ll
- vector-shuffle-v48.ll
- vector-shuffle-variable-128.ll
- vector-shuffle-variable-256.ll
- vector-sqrt.ll
- vector-trunc-math.ll
- vector-trunc.ll
- vector-truncate-combine.ll
- vector-tzcnt-128.ll
- vector-tzcnt-256.ll
- vector-tzcnt-512.ll
- vector-unsigned-cmp.ll
- vector-variable-idx.ll
- vector-variable-idx2.ll
- vector-zext.ll
- vector-zmov.ll
- vector.ll
- vectorcall.ll
- version_directive.ll
- vfcmp.ll
- viabs.ll
- virtual-registers-cleared-in-machine-functions-liveins.ll
- visibility.ll
- visibility2.ll
- vmovq.ll
- volatile.ll
- vortex-bug.ll
- vselect-2.ll
- vselect-avx.ll
- vselect-constants.ll
- vselect-minmax.ll
- vselect-packss.ll
- vselect-pcmp.ll
- vselect-zero.ll
- vselect.ll
- vshift-1.ll
- vshift-2.ll
- vshift-3.ll
- vshift-4.ll
- vshift-5.ll
- vshift-6.ll
- vshift_scalar.ll
- vshift_split.ll
- vshift_split2.ll
- vsplit-and.ll
- vzero-excess.ll
- warn-stack.ll
- weak-undef.ll
- weak.ll
- weak_def_can_be_hidden.ll
- webkit-jscc.ll
- wide-fma-contraction.ll
- wide-integer-cmp.ll
- wide-integer-fold.ll
- widen_arith-1.ll
- widen_arith-2.ll
- widen_arith-3.ll
- widen_arith-4.ll
- widen_arith-5.ll
- widen_arith-6.ll
- widen_bitops-0.ll
- widen_bitops-1.ll
- widen_cast-1.ll
- widen_cast-2.ll
- widen_cast-3.ll
- widen_cast-4.ll
- widen_cast-5.ll
- widen_cast-6.ll
- widen_compare-1.ll
- widen_conv-1.ll
- widen_conv-2.ll
- widen_conv-3.ll
- widen_conv-4.ll
- widen_conversions.ll
- widen_extract-1.ll
- widen_load-0.ll
- widen_load-1.ll
- widen_load-2.ll
- widen_load-3.ll
- widen_shuffle-1.ll
- WidenArith.ll
- widened-broadcast.ll
- win-alloca-expander.ll
- win-catchpad-csrs.ll
- win-catchpad-nested-cxx.ll
- win-catchpad-nested.ll
- win-catchpad-varargs.ll
- win-catchpad.ll
- win-cleanuppad.ll
- win-funclet-cfi.ll
- win-mixed-ehpersonality.ll
- win32-eh-states.ll
- win32-eh.ll
- win32-pic-jumptable.ll
- win32-preemption.ll
- win32-seh-catchpad-realign.ll
- win32-seh-catchpad.ll
- win32-seh-nested-finally.ll
- win32-spill-xmm.ll
- win32_sret.ll
- win64-jumptable.ll
- win64-nosse-csrs.ll
- win64_alloca_dynalloca.ll
- win64_call_epi.ll
- win64_eh.ll
- win64_eh_leaf.ll
- win64_eh_leaf2.ll
- win64_frame.ll
- win64_nonvol.ll
- win64_params.ll
- win64_sibcall.ll
- win64_vararg.ll
- win_chkstk.ll
- win_coreclr_chkstk.ll
- win_cst_pool.ll
- windows-itanium-alloca.ll
- wineh-coreclr.ll
- wineh-exceptionpointer.ll
- wineh-no-ehpads.ll
- x32-function_pointer-1.ll
- x32-function_pointer-2.ll
- x32-function_pointer-3.ll
- x32-indirectbr.ll
- x32-landingpad.ll
- x32-lea-1.ll
- x32-movtopush64.ll
- x32-va_start.ll
- x86-16.ll
- x86-32-intrcc.ll
- x86-32-vector-calling-conv.ll
- x86-64-and-mask.ll
- x86-64-arg.ll
- x86-64-asm.ll
- x86-64-baseptr.ll
- x86-64-call.ll
- x86-64-dead-stack-adjust.ll
- x86-64-disp.ll
- x86-64-double-precision-shift-left.ll
- x86-64-double-precision-shift-right.ll
- x86-64-double-shifts-Oz-Os-O2.ll
- x86-64-double-shifts-var.ll
- x86-64-extend-shift.ll
- x86-64-flags-intrinsics.ll
- x86-64-gv-offset.ll
- x86-64-intrcc-nosse.ll
- x86-64-intrcc.ll
- x86-64-jumps.ll
- x86-64-mem.ll
- x86-64-ms_abi-vararg.ll
- x86-64-pic-1.ll
- x86-64-pic-10.ll
- x86-64-pic-11.ll
- x86-64-pic-12.ll
- x86-64-pic-2.ll
- x86-64-pic-3.ll
- x86-64-pic-4.ll
- x86-64-pic-5.ll
- x86-64-pic-6.ll
- x86-64-pic-7.ll
- x86-64-pic-8.ll
- x86-64-pic-9.ll
- x86-64-pic.ll
- x86-64-plt-relative-reloc.ll
- x86-64-psub.ll
- x86-64-ptr-arg-simple.ll
- x86-64-ret0.ll
- x86-64-shortint.ll
- x86-64-sret-return-2.ll
- x86-64-sret-return.ll
- x86-64-stack-and-frame-ptr.ll
- x86-64-static-relo-movl.ll
- x86-64-tls-1.ll
- x86-64-varargs.ll
- x86-big-ret.ll
- x86-cmov-converter.ll
- x86-flags-intrinsics.ll
- x86-fold-pshufb.ll
- x86-framelowering-trap.ll
- x86-inline-asm-validation.ll
- x86-interleaved-access.ll
- x86-interleaved-check.ll
- x86-interrupt_cc.ll
- x86-interrupt_cld.ll
- x86-interrupt_vzeroupper.ll
- x86-mixed-alignment-dagcombine.ll
- x86-no_caller_saved_registers-preserve.ll
- x86-no_caller_saved_registers.ll
- x86-plt-relative-reloc.ll
- x86-repmov-copy-eflags.ll
- x86-sanitizer-shrink-wrapping.ll
- x86-setcc-int-to-fp-combine.ll
- x86-shifts.ll
- x86-shrink-wrap-unwind.ll
- x86-shrink-wrapping.ll
- x86-store-gv-addr.ll
- x86-upgrade-avx-vbroadcast.ll
- x86-upgrade-avx2-vbroadcast.ll
- x86-win64-shrink-wrapping.ll
- x86_64-mul-by-const.ll
- x87.ll
- xaluo.ll
- xchg-nofold.ll
- xmm-r64.ll
- xmulo.ll
- xop-ifma.ll
- xop-intrinsics-fast-isel.ll
- xop-intrinsics-x86_64-upgrade.ll
- xop-intrinsics-x86_64.ll
- xop-mask-comments.ll
- xop-pcmov.ll
- xor-combine-debugloc.ll
- xor-icmp.ll
- xor-select-i1-combine.ll
- xor.ll
- xray-attribute-instrumentation.ll
- xray-custom-log.ll
- xray-empty-firstmbb.mir
- xray-empty-function.mir
- xray-log-args.ll
- xray-loop-detection.ll
- xray-multiplerets-in-blocks.mir
- xray-section-group.ll
- xray-selective-instrumentation-miss.ll
- xray-selective-instrumentation.ll
- xray-tail-call-sled.ll
- xtest.ll
- zero-remat.ll
- zext-extract_subreg.ll
- zext-fold.ll
- zext-inreg-0.ll
- zext-inreg-1.ll
- zext-sext.ll
- zext-shl.ll
- zext-trunc.ll
- zlib-longest-match.ll
x86-shrink-wrapping.ll @testing — raw · history · blame
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 | ; RUN: llc %s -o - -enable-shrink-wrap=true | FileCheck %s --check-prefix=CHECK --check-prefix=ENABLE
; RUN: llc %s -o - -enable-shrink-wrap=false | FileCheck %s --check-prefix=CHECK --check-prefix=DISABLE
;
; Note: Lots of tests use inline asm instead of regular calls.
; This allows to have a better control on what the allocation will do.
; Otherwise, we may have spill right in the entry block, defeating
; shrink-wrapping. Moreover, some of the inline asm statement (nop)
; are here to ensure that the related paths do not end up as critical
; edges.
target datalayout = "e-m:o-i64:64-i128:128-n32:64-S128"
target triple = "x86_64-apple-macosx"
; Initial motivating example: Simple diamond with a call just on one side.
; CHECK-LABEL: foo:
;
; Compare the arguments and jump to exit.
; No prologue needed.
; ENABLE: movl %edi, [[ARG0CPY:%e[a-z]+]]
; ENABLE-NEXT: cmpl %esi, [[ARG0CPY]]
; ENABLE-NEXT: jge [[EXIT_LABEL:LBB[0-9_]+]]
;
; Prologue code.
; (What we push does not matter. It should be some random sratch register.)
; CHECK: pushq
;
; Compare the arguments and jump to exit.
; After the prologue is set.
; DISABLE: movl %edi, [[ARG0CPY:%e[a-z]+]]
; DISABLE-NEXT: cmpl %esi, [[ARG0CPY]]
; DISABLE-NEXT: jge [[EXIT_LABEL:LBB[0-9_]+]]
;
; Store %a in the alloca.
; CHECK: movl [[ARG0CPY]], 4(%rsp)
; Set the alloca address in the second argument.
; CHECK-NEXT: leaq 4(%rsp), %rsi
; Set the first argument to zero.
; CHECK-NEXT: xorl %edi, %edi
; CHECK-NEXT: callq _doSomething
;
; With shrink-wrapping, epilogue is just after the call.
; ENABLE-NEXT: addq $8, %rsp
;
; CHECK: [[EXIT_LABEL]]:
;
; Without shrink-wrapping, epilogue is in the exit block.
; Epilogue code. (What we pop does not matter.)
; DISABLE-NEXT: popq
;
; CHECK-NEXT: retq
define i32 @foo(i32 %a, i32 %b) {
%tmp = alloca i32, align 4
%tmp2 = icmp slt i32 %a, %b
br i1 %tmp2, label %true, label %false
true:
store i32 %a, i32* %tmp, align 4
%tmp4 = call i32 @doSomething(i32 0, i32* %tmp)
br label %false
false:
%tmp.0 = phi i32 [ %tmp4, %true ], [ %a, %0 ]
ret i32 %tmp.0
}
; Function Attrs: optsize
declare i32 @doSomething(i32, i32*)
; Check that we do not perform the restore inside the loop whereas the save
; is outside.
; CHECK-LABEL: freqSaveAndRestoreOutsideLoop:
;
; Shrink-wrapping allows to skip the prologue in the else case.
; ENABLE: testl %edi, %edi
; ENABLE: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; Prologue code.
; Make sure we save the CSR used in the inline asm: rbx.
; CHECK: pushq %rbx
;
; DISABLE: testl %edi, %edi
; DISABLE: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; SUM is in %esi because it is coalesced with the second
; argument on the else path.
; CHECK: xorl [[SUM:%esi]], [[SUM]]
; CHECK-NEXT: movl $10, [[IV:%e[a-z]+]]
;
; Next BB.
; CHECK: [[LOOP:LBB[0-9_]+]]: ## %for.body
; CHECK: movl $1, [[TMP:%e[a-z]+]]
; CHECK: addl [[TMP]], [[SUM]]
; CHECK-NEXT: decl [[IV]]
; CHECK-NEXT: jne [[LOOP]]
;
; Next BB.
; SUM << 3.
; CHECK: shll $3, [[SUM]]
;
; Jump to epilogue.
; DISABLE: jmp [[EPILOG_BB:LBB[0-9_]+]]
;
; DISABLE: [[ELSE_LABEL]]: ## %if.else
; Shift second argument by one and store into returned register.
; DISABLE: addl %esi, %esi
; DISABLE: [[EPILOG_BB]]: ## %if.end
;
; Epilogue code.
; CHECK-DAG: popq %rbx
; CHECK-DAG: movl %esi, %eax
; CHECK: retq
;
; ENABLE: [[ELSE_LABEL]]: ## %if.else
; Shift second argument by one and store into returned register.
; ENABLE: addl %esi, %esi
; ENABLE-NEXT: movl %esi, %eax
; ENABLE-NEXT: retq
define i32 @freqSaveAndRestoreOutsideLoop(i32 %cond, i32 %N) {
entry:
%tobool = icmp eq i32 %cond, 0
br i1 %tobool, label %if.else, label %for.preheader
for.preheader:
tail call void asm "nop", ""()
br label %for.body
for.body: ; preds = %entry, %for.body
%i.05 = phi i32 [ %inc, %for.body ], [ 0, %for.preheader ]
%sum.04 = phi i32 [ %add, %for.body ], [ 0, %for.preheader ]
%call = tail call i32 asm "movl $$1, $0", "=r,~{ebx}"()
%add = add nsw i32 %call, %sum.04
%inc = add nuw nsw i32 %i.05, 1
%exitcond = icmp eq i32 %inc, 10
br i1 %exitcond, label %for.end, label %for.body
for.end: ; preds = %for.body
%shl = shl i32 %add, 3
br label %if.end
if.else: ; preds = %entry
%mul = shl nsw i32 %N, 1
br label %if.end
if.end: ; preds = %if.else, %for.end
%sum.1 = phi i32 [ %shl, %for.end ], [ %mul, %if.else ]
ret i32 %sum.1
}
declare i32 @something(...)
; Check that we do not perform the shrink-wrapping inside the loop even
; though that would be legal. The cost model must prevent that.
; CHECK-LABEL: freqSaveAndRestoreOutsideLoop2:
; Prologue code.
; Make sure we save the CSR used in the inline asm: rbx.
; CHECK: pushq %rbx
; CHECK: nop
; CHECK: xorl [[SUM:%e[a-z]+]], [[SUM]]
; CHECK-NEXT: movl $10, [[IV:%e[a-z]+]]
; Next BB.
; CHECK: [[LOOP_LABEL:LBB[0-9_]+]]: ## %for.body
; CHECK: movl $1, [[TMP:%e[a-z]+]]
; CHECK: addl [[TMP]], [[SUM]]
; CHECK-NEXT: decl [[IV]]
; CHECK-NEXT: jne [[LOOP_LABEL]]
; Next BB.
; CHECK: ## %for.exit
; CHECK: nop
; CHECK: popq %rbx
; CHECK-NEXT: retq
define i32 @freqSaveAndRestoreOutsideLoop2(i32 %cond) {
entry:
br label %for.preheader
for.preheader:
tail call void asm "nop", ""()
br label %for.body
for.body: ; preds = %for.body, %entry
%i.04 = phi i32 [ 0, %for.preheader ], [ %inc, %for.body ]
%sum.03 = phi i32 [ 0, %for.preheader ], [ %add, %for.body ]
%call = tail call i32 asm "movl $$1, $0", "=r,~{ebx}"()
%add = add nsw i32 %call, %sum.03
%inc = add nuw nsw i32 %i.04, 1
%exitcond = icmp eq i32 %inc, 10
br i1 %exitcond, label %for.exit, label %for.body
for.exit:
tail call void asm "nop", ""()
br label %for.end
for.end: ; preds = %for.body
ret i32 %add
}
; Check with a more complex case that we do not have save within the loop and
; restore outside.
; CHECK-LABEL: loopInfoSaveOutsideLoop:
;
; ENABLE: testl %edi, %edi
; ENABLE-NEXT: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; Prologue code.
; Make sure we save the CSR used in the inline asm: rbx.
; CHECK: pushq %rbx
;
; DISABLE: testl %edi, %edi
; DISABLE-NEXT: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; CHECK: nop
; CHECK: xorl [[SUM:%esi]], [[SUM]]
; CHECK-NEXT: movl $10, [[IV:%e[a-z]+]]
;
; CHECK: [[LOOP_LABEL:LBB[0-9_]+]]: ## %for.body
; CHECK: movl $1, [[TMP:%e[a-z]+]]
; CHECK: addl [[TMP]], [[SUM]]
; CHECK-NEXT: decl [[IV]]
; CHECK-NEXT: jne [[LOOP_LABEL]]
; Next BB.
; CHECK: nop
; CHECK: shll $3, [[SUM]]
;
; DISABLE: jmp [[EPILOG_BB:LBB[0-9_]+]]
;
; DISABLE: [[ELSE_LABEL]]: ## %if.else
; Shift second argument by one and store into returned register.
; DISABLE: addl %esi, %esi
; DISABLE: [[EPILOG_BB]]: ## %if.end
;
; Epilogue code.
; CHECK-DAG: popq %rbx
; CHECK-DAG: movl %esi, %eax
; CHECK: retq
;
; ENABLE: [[ELSE_LABEL]]: ## %if.else
; Shift second argument by one and store into returned register.
; ENABLE: addl %esi, %esi
; ENABLE-NEXT: movl %esi, %eax
; ENABLE-NEXT: retq
define i32 @loopInfoSaveOutsideLoop(i32 %cond, i32 %N) {
entry:
%tobool = icmp eq i32 %cond, 0
br i1 %tobool, label %if.else, label %for.preheader
for.preheader:
tail call void asm "nop", ""()
br label %for.body
for.body: ; preds = %entry, %for.body
%i.05 = phi i32 [ %inc, %for.body ], [ 0, %for.preheader ]
%sum.04 = phi i32 [ %add, %for.body ], [ 0, %for.preheader ]
%call = tail call i32 asm "movl $$1, $0", "=r,~{ebx}"()
%add = add nsw i32 %call, %sum.04
%inc = add nuw nsw i32 %i.05, 1
%exitcond = icmp eq i32 %inc, 10
br i1 %exitcond, label %for.end, label %for.body
for.end: ; preds = %for.body
tail call void asm "nop", "~{ebx}"()
%shl = shl i32 %add, 3
br label %if.end
if.else: ; preds = %entry
%mul = shl nsw i32 %N, 1
br label %if.end
if.end: ; preds = %if.else, %for.end
%sum.1 = phi i32 [ %shl, %for.end ], [ %mul, %if.else ]
ret i32 %sum.1
}
; Check with a more complex case that we do not have restore within the loop and
; save outside.
; CHECK-LABEL: loopInfoRestoreOutsideLoop:
;
; ENABLE: testl %edi, %edi
; ENABLE-NEXT: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; Prologue code.
; Make sure we save the CSR used in the inline asm: rbx.
; CHECK: pushq %rbx
;
; DISABLE: testl %edi, %edi
; DISABLE-NEXT: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; CHECK: nop
; CHECK: xorl [[SUM:%esi]], [[SUM]]
; CHECK-NEXT: movl $10, [[IV:%e[a-z]+]]
;
; CHECK: [[LOOP_LABEL:LBB[0-9_]+]]: ## %for.body
; CHECK: movl $1, [[TMP:%e[a-z]+]]
; CHECK: addl [[TMP]], [[SUM]]
; CHECK-NEXT: decl [[IV]]
; CHECK-NEXT: jne [[LOOP_LABEL]]
; Next BB.
; CHECK: shll $3, [[SUM]]
;
; DISABLE: jmp [[EPILOG_BB:LBB[0-9_]+]]
;
; DISABLE: [[ELSE_LABEL]]: ## %if.else
; Shift second argument by one and store into returned register.
; DISABLE: addl %esi, %esi
; DISABLE: [[EPILOG_BB]]: ## %if.end
;
; Epilogue code.
; CHECK-DAG: popq %rbx
; CHECK-DAG: movl %esi, %eax
; CHECK: retq
;
; ENABLE: [[ELSE_LABEL]]: ## %if.else
; Shift second argument by one and store into returned register.
; ENABLE: addl %esi, %esi
; ENABLE-NEXT: movl %esi, %eax
; ENABLE-NEXT: retq
define i32 @loopInfoRestoreOutsideLoop(i32 %cond, i32 %N) #0 {
entry:
%tobool = icmp eq i32 %cond, 0
br i1 %tobool, label %if.else, label %if.then
if.then: ; preds = %entry
tail call void asm "nop", "~{ebx}"()
br label %for.body
for.body: ; preds = %for.body, %if.then
%i.05 = phi i32 [ 0, %if.then ], [ %inc, %for.body ]
%sum.04 = phi i32 [ 0, %if.then ], [ %add, %for.body ]
%call = tail call i32 asm "movl $$1, $0", "=r,~{ebx}"()
%add = add nsw i32 %call, %sum.04
%inc = add nuw nsw i32 %i.05, 1
%exitcond = icmp eq i32 %inc, 10
br i1 %exitcond, label %for.end, label %for.body
for.end: ; preds = %for.body
%shl = shl i32 %add, 3
br label %if.end
if.else: ; preds = %entry
%mul = shl nsw i32 %N, 1
br label %if.end
if.end: ; preds = %if.else, %for.end
%sum.1 = phi i32 [ %shl, %for.end ], [ %mul, %if.else ]
ret i32 %sum.1
}
; Check that we handle function with no frame information correctly.
; CHECK-LABEL: emptyFrame:
; CHECK: ## %entry
; CHECK-NEXT: xorl %eax, %eax
; CHECK-NEXT: retq
define i32 @emptyFrame() {
entry:
ret i32 0
}
; Check that we handle inline asm correctly.
; CHECK-LABEL: inlineAsm:
;
; ENABLE: testl %edi, %edi
; ENABLE-NEXT: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; Prologue code.
; Make sure we save the CSR used in the inline asm: rbx.
; CHECK: pushq %rbx
;
; DISABLE: testl %edi, %edi
; DISABLE-NEXT: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; CHECK: nop
; CHECK: movl $10, [[IV:%e[a-z]+]]
;
; CHECK: [[LOOP_LABEL:LBB[0-9_]+]]: ## %for.body
; Inline asm statement.
; CHECK: addl $1, %ebx
; CHECK: decl [[IV]]
; CHECK-NEXT: jne [[LOOP_LABEL]]
; Next BB.
; CHECK: nop
; CHECK: xorl %esi, %esi
;
; DISABLE: jmp [[EPILOG_BB:LBB[0-9_]+]]
;
; DISABLE: [[ELSE_LABEL]]: ## %if.else
; Shift second argument by one and store into returned register.
; DISABLE: addl %esi, %esi
; DISABLE: [[EPILOG_BB]]: ## %if.end
;
; Epilogue code.
; CHECK-DAG: popq %rbx
; CHECK-DAG: movl %esi, %eax
; CHECK: retq
;
; ENABLE: [[ELSE_LABEL]]: ## %if.else
; Shift second argument by one and store into returned register.
; ENABLE: addl %esi, %esi
; ENABLE-NEXT: movl %esi, %eax
; ENABLE-NEXT: retq
define i32 @inlineAsm(i32 %cond, i32 %N) {
entry:
%tobool = icmp eq i32 %cond, 0
br i1 %tobool, label %if.else, label %for.preheader
for.preheader:
tail call void asm "nop", ""()
br label %for.body
for.body: ; preds = %entry, %for.body
%i.03 = phi i32 [ %inc, %for.body ], [ 0, %for.preheader ]
tail call void asm "addl $$1, %ebx", "~{ebx}"()
%inc = add nuw nsw i32 %i.03, 1
%exitcond = icmp eq i32 %inc, 10
br i1 %exitcond, label %for.exit, label %for.body
for.exit:
tail call void asm "nop", ""()
br label %if.end
if.else: ; preds = %entry
%mul = shl nsw i32 %N, 1
br label %if.end
if.end: ; preds = %for.body, %if.else
%sum.0 = phi i32 [ %mul, %if.else ], [ 0, %for.exit ]
ret i32 %sum.0
}
; Check that we handle calls to variadic functions correctly.
; CHECK-LABEL: callVariadicFunc:
;
; ENABLE: testl %edi, %edi
; ENABLE-NEXT: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; Prologue code.
; CHECK: pushq
;
; DISABLE: testl %edi, %edi
; DISABLE-NEXT: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; Setup of the varags.
; CHECK: movl %esi, (%rsp)
; CHECK-NEXT: xorl %eax, %eax
; CHECK-NEXT: %esi, %edi
; CHECK-NEXT: %esi, %edx
; CHECK-NEXT: %esi, %ecx
; CHECK-NEXT: %esi, %r8d
; CHECK-NEXT: %esi, %r9d
; CHECK-NEXT: callq _someVariadicFunc
; CHECK-NEXT: movl %eax, %esi
; CHECK-NEXT: shll $3, %esi
;
; ENABLE-NEXT: addq $8, %rsp
; ENABLE-NEXT: movl %esi, %eax
; ENABLE-NEXT: retq
;
; DISABLE: jmp [[IFEND_LABEL:LBB[0-9_]+]]
;
; CHECK: [[ELSE_LABEL]]: ## %if.else
; Shift second argument by one and store into returned register.
; CHECK: addl %esi, %esi
;
; DISABLE: [[IFEND_LABEL]]: ## %if.end
;
; Epilogue code.
; CHECK-NEXT: movl %esi, %eax
; DISABLE-NEXT: popq
; CHECK-NEXT: retq
define i32 @callVariadicFunc(i32 %cond, i32 %N) {
entry:
%tobool = icmp eq i32 %cond, 0
br i1 %tobool, label %if.else, label %if.then
if.then: ; preds = %entry
%call = tail call i32 (i32, ...) @someVariadicFunc(i32 %N, i32 %N, i32 %N, i32 %N, i32 %N, i32 %N, i32 %N)
%shl = shl i32 %call, 3
br label %if.end
if.else: ; preds = %entry
%mul = shl nsw i32 %N, 1
br label %if.end
if.end: ; preds = %if.else, %if.then
%sum.0 = phi i32 [ %shl, %if.then ], [ %mul, %if.else ]
ret i32 %sum.0
}
declare i32 @someVariadicFunc(i32, ...)
; Check that we use LEA not to clobber EFLAGS.
%struct.temp_slot = type { %struct.temp_slot*, %struct.rtx_def*, %struct.rtx_def*, i32, i64, %union.tree_node*, %union.tree_node*, i8, i8, i32, i32, i64, i64 }
%union.tree_node = type { %struct.tree_decl }
%struct.tree_decl = type { %struct.tree_common, i8*, i32, i32, %union.tree_node*, i48, %union.anon, %union.tree_node*, %union.tree_node*, %union.tree_node*, %union.tree_node*, %union.tree_node*, %union.tree_node*, %union.tree_node*, %union.tree_node*, %union.tree_node*, %union.tree_node*, %struct.rtx_def*, %struct.rtx_def*, %union.anon.1, %union.tree_node*, %union.tree_node*, %union.tree_node*, i64, %struct.lang_decl* }
%struct.tree_common = type { %union.tree_node*, %union.tree_node*, i32 }
%union.anon = type { i64 }
%union.anon.1 = type { %struct.function* }
%struct.function = type { %struct.eh_status*, %struct.stmt_status*, %struct.expr_status*, %struct.emit_status*, %struct.varasm_status*, i8*, %union.tree_node*, %struct.function*, i32, i32, i32, i32, %struct.rtx_def*, %struct.ix86_args, %struct.rtx_def*, %struct.rtx_def*, i8*, %struct.initial_value_struct*, i32, %union.tree_node*, %struct.rtx_def*, %struct.rtx_def*, %struct.rtx_def*, %struct.rtx_def*, %struct.rtx_def*, %struct.rtx_def*, %struct.rtx_def*, %union.tree_node*, %struct.rtx_def*, %struct.rtx_def*, %struct.rtx_def*, %struct.rtx_def*, i64, %union.tree_node*, %union.tree_node*, %struct.rtx_def*, %struct.rtx_def*, i32, %struct.rtx_def**, %struct.temp_slot*, i32, i32, i32, %struct.var_refs_queue*, i32, i32, i8*, %union.tree_node*, %struct.rtx_def*, i32, i32, %struct.machine_function*, i32, i32, %struct.language_function*, %struct.rtx_def*, i24 }
%struct.eh_status = type opaque
%struct.stmt_status = type opaque
%struct.expr_status = type { i32, i32, i32, %struct.rtx_def*, %struct.rtx_def*, %struct.rtx_def*, %struct.rtx_def* }
%struct.emit_status = type { i32, i32, %struct.rtx_def*, %struct.rtx_def*, %union.tree_node*, %struct.sequence_stack*, i32, i32, i8*, i32, i8*, %union.tree_node**, %struct.rtx_def** }
%struct.sequence_stack = type { %struct.rtx_def*, %struct.rtx_def*, %union.tree_node*, %struct.sequence_stack* }
%struct.varasm_status = type opaque
%struct.ix86_args = type { i32, i32, i32, i32, i32, i32, i32 }
%struct.initial_value_struct = type opaque
%struct.var_refs_queue = type { %struct.rtx_def*, i32, i32, %struct.var_refs_queue* }
%struct.machine_function = type opaque
%struct.language_function = type opaque
%struct.lang_decl = type opaque
%struct.rtx_def = type { i32, [1 x %union.rtunion_def] }
%union.rtunion_def = type { i64 }
declare hidden fastcc %struct.temp_slot* @find_temp_slot_from_address(%struct.rtx_def* readonly)
; CHECK-LABEL: useLEA:
; DISABLE: pushq
;
; CHECK: testq %rdi, %rdi
; CHECK-NEXT: je [[CLEANUP:LBB[0-9_]+]]
;
; CHECK: movzwl (%rdi), [[BF_LOAD:%e[a-z]+]]
; CHECK-NEXT: cmpl $66, [[BF_LOAD]]
; CHECK-NEXT: jne [[CLEANUP]]
;
; CHECK: movq 8(%rdi), %rdi
; CHECK-NEXT: movzwl (%rdi), %e[[BF_LOAD2:[a-z]+]]
; CHECK-NEXT: leal -54(%r[[BF_LOAD2]]), [[TMP:%e[a-z]+]]
; CHECK-NEXT: cmpl $14, [[TMP]]
; CHECK-NEXT: ja [[LOR_LHS_FALSE:LBB[0-9_]+]]
;
; CHECK: movl $24599, [[TMP2:%e[a-z]+]]
; CHECK-NEXT: btl [[TMP]], [[TMP2]]
; CHECK-NEXT: jae [[LOR_LHS_FALSE:LBB[0-9_]+]]
;
; CHECK: [[CLEANUP]]: ## %cleanup
; DISABLE: popq
; CHECK-NEXT: retq
;
; CHECK: [[LOR_LHS_FALSE]]: ## %lor.lhs.false
; CHECK: cmpl $134, %e[[BF_LOAD2]]
; CHECK-NEXT: je [[CLEANUP]]
;
; CHECK: cmpl $140, %e[[BF_LOAD2]]
; CHECK-NEXT: je [[CLEANUP]]
;
; ENABLE: pushq
; CHECK: callq _find_temp_slot_from_address
; CHECK-NEXT: testq %rax, %rax
;
; The adjustment must use LEA here (or be moved above the test).
; ENABLE-NEXT: leaq 8(%rsp), %rsp
;
; CHECK-NEXT: je [[CLEANUP]]
;
; CHECK: movb $1, 57(%rax)
define void @useLEA(%struct.rtx_def* readonly %x) {
entry:
%cmp = icmp eq %struct.rtx_def* %x, null
br i1 %cmp, label %cleanup, label %if.end
if.end: ; preds = %entry
%tmp = getelementptr inbounds %struct.rtx_def, %struct.rtx_def* %x, i64 0, i32 0
%bf.load = load i32, i32* %tmp, align 8
%bf.clear = and i32 %bf.load, 65535
%cmp1 = icmp eq i32 %bf.clear, 66
br i1 %cmp1, label %lor.lhs.false, label %cleanup
lor.lhs.false: ; preds = %if.end
%arrayidx = getelementptr inbounds %struct.rtx_def, %struct.rtx_def* %x, i64 0, i32 1, i64 0
%rtx = bitcast %union.rtunion_def* %arrayidx to %struct.rtx_def**
%tmp1 = load %struct.rtx_def*, %struct.rtx_def** %rtx, align 8
%tmp2 = getelementptr inbounds %struct.rtx_def, %struct.rtx_def* %tmp1, i64 0, i32 0
%bf.load2 = load i32, i32* %tmp2, align 8
%bf.clear3 = and i32 %bf.load2, 65535
switch i32 %bf.clear3, label %if.end.55 [
i32 67, label %cleanup
i32 68, label %cleanup
i32 54, label %cleanup
i32 55, label %cleanup
i32 58, label %cleanup
i32 134, label %cleanup
i32 56, label %cleanup
i32 140, label %cleanup
]
if.end.55: ; preds = %lor.lhs.false
%call = tail call fastcc %struct.temp_slot* @find_temp_slot_from_address(%struct.rtx_def* %tmp1) #2
%cmp59 = icmp eq %struct.temp_slot* %call, null
br i1 %cmp59, label %cleanup, label %if.then.60
if.then.60: ; preds = %if.end.55
%addr_taken = getelementptr inbounds %struct.temp_slot, %struct.temp_slot* %call, i64 0, i32 8
store i8 1, i8* %addr_taken, align 1
br label %cleanup
cleanup: ; preds = %if.then.60, %if.end.55, %lor.lhs.false, %lor.lhs.false, %lor.lhs.false, %lor.lhs.false, %lor.lhs.false, %lor.lhs.false, %lor.lhs.false, %lor.lhs.false, %if.end, %entry
ret void
}
; Make sure we do not insert unreachable code after noreturn function.
; Although this is not incorrect to insert such code, it is useless
; and it hurts the binary size.
;
; CHECK-LABEL: noreturn:
; DISABLE: pushq
;
; CHECK: testb %dil, %dil
; CHECK-NEXT: jne [[ABORT:LBB[0-9_]+]]
;
; CHECK: movl $42, %eax
;
; DISABLE-NEXT: popq
;
; CHECK-NEXT: retq
;
; CHECK: [[ABORT]]: ## %if.abort
;
; ENABLE: pushq
;
; CHECK: callq _abort
; ENABLE-NOT: popq
define i32 @noreturn(i8 signext %bad_thing) {
entry:
%tobool = icmp eq i8 %bad_thing, 0
br i1 %tobool, label %if.end, label %if.abort
if.abort:
tail call void @abort() #0
unreachable
if.end:
ret i32 42
}
declare void @abort() #0
attributes #0 = { noreturn nounwind }
; Make sure that we handle infinite loops properly When checking that the Save
; and Restore blocks are control flow equivalent, the loop searches for the
; immediate (post) dominator for the (restore) save blocks. When either the Save
; or Restore block is located in an infinite loop the only immediate (post)
; dominator is itself. In this case, we cannot perform shrink wrapping, but we
; should return gracefully and continue compilation.
; The only condition for this test is the compilation finishes correctly.
;
; CHECK-LABEL: infiniteloop
; CHECK: retq
define void @infiniteloop() {
entry:
br i1 undef, label %if.then, label %if.end
if.then:
%ptr = alloca i32, i32 4
br label %for.body
for.body: ; preds = %for.body, %entry
%sum.03 = phi i32 [ 0, %if.then ], [ %add, %for.body ]
%call = tail call i32 asm "movl $$1, $0", "=r,~{ebx}"()
%add = add nsw i32 %call, %sum.03
store i32 %add, i32* %ptr
br label %for.body
if.end:
ret void
}
; Another infinite loop test this time with a body bigger than just one block.
; CHECK-LABEL: infiniteloop2
; CHECK: retq
define void @infiniteloop2() {
entry:
br i1 undef, label %if.then, label %if.end
if.then:
%ptr = alloca i32, i32 4
br label %for.body
for.body: ; preds = %for.body, %entry
%sum.03 = phi i32 [ 0, %if.then ], [ %add, %body1 ], [ 1, %body2]
%call = tail call i32 asm "movl $$1, $0", "=r,~{ebx}"()
%add = add nsw i32 %call, %sum.03
store i32 %add, i32* %ptr
br i1 undef, label %body1, label %body2
body1:
tail call void asm sideeffect "nop", "~{ebx}"()
br label %for.body
body2:
tail call void asm sideeffect "nop", "~{ebx}"()
br label %for.body
if.end:
ret void
}
; Another infinite loop test this time with two nested infinite loop.
; CHECK-LABEL: infiniteloop3
; CHECK: retq
define void @infiniteloop3() {
entry:
br i1 undef, label %loop2a, label %body
body: ; preds = %entry
br i1 undef, label %loop2a, label %end
loop1: ; preds = %loop2a, %loop2b
%var.phi = phi i32* [ %next.phi, %loop2b ], [ %var, %loop2a ]
%next.phi = phi i32* [ %next.load, %loop2b ], [ %next.var, %loop2a ]
%0 = icmp eq i32* %var, null
%next.load = load i32*, i32** undef
br i1 %0, label %loop2a, label %loop2b
loop2a: ; preds = %loop1, %body, %entry
%var = phi i32* [ null, %body ], [ null, %entry ], [ %next.phi, %loop1 ]
%next.var = phi i32* [ undef, %body ], [ null, %entry ], [ %next.load, %loop1 ]
br label %loop1
loop2b: ; preds = %loop1
%gep1 = bitcast i32* %var.phi to i32*
%next.ptr = bitcast i32* %gep1 to i32**
store i32* %next.phi, i32** %next.ptr
br label %loop1
end:
ret void
}
; Check that we just don't bail out on RegMask.
; In this case, the RegMask does not touch a CSR so we are good to go!
; CHECK-LABEL: regmask:
;
; Compare the arguments and jump to exit.
; No prologue needed.
; ENABLE: cmpl %esi, %edi
; ENABLE-NEXT: jge [[EXIT_LABEL:LBB[0-9_]+]]
;
; Prologue code.
; (What we push does not matter. It should be some random sratch register.)
; CHECK: pushq
;
; Compare the arguments and jump to exit.
; After the prologue is set.
; DISABLE: cmpl %esi, %edi
; DISABLE-NEXT: jge [[EXIT_LABEL:LBB[0-9_]+]]
;
; CHECK: nop
; Set the first argument to zero.
; CHECK: xorl %edi, %edi
; Set the second argument to addr.
; CHECK-NEXT: movq %rdx, %rsi
; CHECK-NEXT: callq _doSomething
; CHECK-NEXT: popq
; CHECK-NEXT: retq
;
; CHECK: [[EXIT_LABEL]]:
; Set the first argument to 6.
; CHECK-NEXT: movl $6, %edi
; Set the second argument to addr.
; CHECK-NEXT: movq %rdx, %rsi
;
; Without shrink-wrapping, we need to restore the stack before
; making the tail call.
; Epilogue code.
; DISABLE-NEXT: popq
;
; CHECK-NEXT: jmp _doSomething
define i32 @regmask(i32 %a, i32 %b, i32* %addr) {
%tmp2 = icmp slt i32 %a, %b
br i1 %tmp2, label %true, label %false
true:
; Clobber a CSR so that we check something on the regmask
; of the tail call.
tail call void asm sideeffect "nop", "~{ebx}"()
%tmp4 = call i32 @doSomething(i32 0, i32* %addr)
br label %end
false:
%tmp5 = tail call i32 @doSomething(i32 6, i32* %addr)
br label %end
end:
%tmp.0 = phi i32 [ %tmp4, %true ], [ %tmp5, %false ]
ret i32 %tmp.0
}
@b = internal unnamed_addr global i1 false
@c = internal unnamed_addr global i8 0, align 1
@a = common global i32 0, align 4
; Make sure the prologue does not clobber the EFLAGS when
; it is live accross.
; PR25629.
; Note: The registers may change in the following patterns, but
; because they imply register hierarchy (e.g., eax, al) this is
; tricky to write robust patterns.
;
; CHECK-LABEL: useLEAForPrologue:
;
; Prologue is at the beginning of the function when shrink-wrapping
; is disabled.
; DISABLE: pushq
; The stack adjustment can use SUB instr because we do not need to
; preserve the EFLAGS at this point.
; DISABLE-NEXT: subq $16, %rsp
;
; Load the value of b.
; CHECK: movb _b(%rip), [[BOOL:%cl]]
; Create the zero value for the select assignment.
; CHECK-NEXT: xorl [[CMOVE_VAL:%eax]], [[CMOVE_VAL]]
; CHECK-NEXT: testb [[BOOL]], [[BOOL]]
; CHECK-NEXT: jne [[STOREC_LABEL:LBB[0-9_]+]]
;
; CHECK: movb $48, [[CMOVE_VAL:%al]]
;
; CHECK: [[STOREC_LABEL]]:
;
; ENABLE-NEXT: pushq
; For the stack adjustment, we need to preserve the EFLAGS.
; ENABLE-NEXT: leaq -16(%rsp), %rsp
;
; Technically, we should use CMOVE_VAL here or its subregister.
; CHECK-NEXT: movb %al, _c(%rip)
; testb set the EFLAGS read here.
; CHECK-NEXT: je [[VARFUNC_CALL:LBB[0-9_]+]]
;
; The code of the loop is not interesting.
; [...]
;
; CHECK: [[VARFUNC_CALL]]:
; Set the null parameter.
; CHECK-NEXT: xorl %edi, %edi
; CHECK-NEXT: callq _varfunc
;
; Set the return value.
; CHECK-NEXT: xorl %eax, %eax
;
; Epilogue code.
; CHECK-NEXT: addq $16, %rsp
; CHECK-NEXT: popq
; CHECK-NEXT: retq
define i32 @useLEAForPrologue(i32 %d, i32 %a, i8 %c) #3 {
entry:
%tmp = alloca i3
%.b = load i1, i1* @b, align 1
%bool = select i1 %.b, i8 0, i8 48
store i8 %bool, i8* @c, align 1
br i1 %.b, label %for.body.lr.ph, label %for.end
for.body.lr.ph: ; preds = %entry
tail call void asm sideeffect "nop", "~{ebx}"()
br label %for.body
for.body: ; preds = %for.body.lr.ph, %for.body
%inc6 = phi i8 [ %c, %for.body.lr.ph ], [ %inc, %for.body ]
%cond5 = phi i32 [ %a, %for.body.lr.ph ], [ %conv3, %for.body ]
%cmp2 = icmp slt i32 %d, %cond5
%conv3 = zext i1 %cmp2 to i32
%inc = add i8 %inc6, 1
%cmp = icmp slt i8 %inc, 45
br i1 %cmp, label %for.body, label %for.cond.for.end_crit_edge
for.cond.for.end_crit_edge: ; preds = %for.body
store i32 %conv3, i32* @a, align 4
br label %for.end
for.end: ; preds = %for.cond.for.end_crit_edge, %entry
%call = tail call i32 (i8*) @varfunc(i8* null)
ret i32 0
}
declare i32 @varfunc(i8* nocapture readonly)
@sum1 = external hidden thread_local global i32, align 4
; Function Attrs: nounwind
; Make sure the TLS call used to access @sum1 happens after the prologue
; and before the epilogue.
; TLS calls used to be wrongly model and shrink-wrapping would have inserted
; the prologue and epilogue just around the call to doSomething.
; PR25820.
;
; CHECK-LABEL: tlsCall:
; CHECK: pushq
; CHECK: testb $1, %dil
; CHECK: je [[ELSE_LABEL:LBB[0-9_]+]]
;
; master bb
; CHECK: movq _sum1@TLVP(%rip), %rdi
; CHECK-NEXT: callq *(%rdi)
; CHECK: jmp [[EXIT_LABEL:LBB[0-9_]+]]
;
; [[ELSE_LABEL]]:
; CHECK: callq _doSomething
;
; [[EXIT_LABEL]]:
; CHECK: popq
; CHECK-NEXT: retq
define i32 @tlsCall(i1 %bool1, i32 %arg, i32* readonly dereferenceable(4) %sum1) #3 {
entry:
br i1 %bool1, label %master, label %else
master:
%tmp1 = load i32, i32* %sum1, align 4
store i32 %tmp1, i32* @sum1, align 4
br label %exit
else:
%call = call i32 @doSomething(i32 0, i32* null)
br label %exit
exit:
%res = phi i32 [ %arg, %master], [ %call, %else ]
ret i32 %res
}
attributes #3 = { nounwind }
@irreducibleCFGa = common global i32 0, align 4
@irreducibleCFGf = common global i8 0, align 1
@irreducibleCFGb = common global i32 0, align 4
; Check that we do not run shrink-wrapping on irreducible CFGs until
; it is actually supported.
; At the moment, on those CFGs the loop information may be incorrect
; and since we use that information to do the placement, we may end up
; inserting the prologue/epilogue at incorrect places.
; PR25988.
;
; CHECK-LABEL: irreducibleCFG:
; CHECK: %entry
; Make sure the prologue happens in the entry block.
; CHECK-NEXT: pushq
; ...
; Make sure the epilogue happens in the exit block.
; CHECK-NOT: popq
; CHECK: popq
; CHECK-NEXT: popq
; CHECK-NEXT: retq
define i32 @irreducibleCFG() #4 {
entry:
%i0 = load i32, i32* @irreducibleCFGa, align 4
%.pr = load i8, i8* @irreducibleCFGf, align 1
%bool = icmp eq i8 %.pr, 0
br i1 %bool, label %split, label %preheader
preheader:
br label %preheader
split:
%i1 = load i32, i32* @irreducibleCFGb, align 4
%tobool1.i = icmp ne i32 %i1, 0
br i1 %tobool1.i, label %for.body4.i, label %for.cond8.i.preheader
for.body4.i:
%call.i = tail call i32 (...) @something(i32 %i0)
br label %for.cond8
for.cond8:
%p1 = phi i32 [ %inc18.i, %for.inc ], [ 0, %for.body4.i ]
%.pr1.pr = load i32, i32* @irreducibleCFGb, align 4
br label %for.cond8.i.preheader
for.cond8.i.preheader:
%.pr1 = phi i32 [ %.pr1.pr, %for.cond8 ], [ %i1, %split ]
%p13 = phi i32 [ %p1, %for.cond8 ], [ 0, %split ]
br label %for.inc
fn1.exit:
ret i32 0
for.inc:
%inc18.i = add nuw nsw i32 %p13, 1
%cmp = icmp slt i32 %inc18.i, 7
br i1 %cmp, label %for.cond8, label %fn1.exit
}
attributes #4 = { "no-frame-pointer-elim"="true" }
@x = external global i32, align 4
@y = external global i32, align 4
; The post-dominator tree does not include the branch containing the infinite
; loop, which can occur into a misplacement of the restore block, if we're
; looking for the nearest common post-dominator of an "unreachable" block.
; CHECK-LABEL: infiniteLoopNoSuccessor:
; CHECK: ## BB#0:
; Make sure the prologue happens in the entry block.
; CHECK-NEXT: pushq %rbp
; ...
; Make sure we don't shrink-wrap.
; CHECK: ## BB#1
; CHECK-NOT: pushq %rbp
; ...
; Make sure the epilogue happens in the exit block.
; CHECK: ## BB#5
; CHECK: popq %rbp
; CHECK-NEXT: retq
define void @infiniteLoopNoSuccessor() #5 {
%1 = load i32, i32* @x, align 4
%2 = icmp ne i32 %1, 0
br i1 %2, label %3, label %4
; <label>:3:
store i32 0, i32* @x, align 4
br label %4
; <label>:4:
call void (...) @somethingElse()
%5 = load i32, i32* @y, align 4
%6 = icmp ne i32 %5, 0
br i1 %6, label %10, label %7
; <label>:7:
%8 = call i32 (...) @something()
br label %9
; <label>:9:
call void (...) @somethingElse()
br label %9
; <label>:10:
ret void
}
declare void @somethingElse(...)
attributes #5 = { nounwind "no-frame-pointer-elim-non-leaf" }
|