Tree @stable (Download .tar.gz)
- ..
- GlobalISel
- 32-bit-local-address-space.ll
- add-debug.ll
- add.i16.ll
- add.ll
- add.v2i16.ll
- add3.ll
- add_i1.ll
- add_i128.ll
- add_i64.ll
- add_shl.ll
- addrspacecast-captured.ll
- addrspacecast-constantexpr.ll
- addrspacecast.ll
- adjust-writemask-invalid-copy.ll
- alignbit-pat.ll
- alloca.ll
- always-uniform.ll
- amdgcn-ieee.ll
- amdgcn.bitcast.ll
- amdgcn.private-memory.ll
- amdgpu-alias-analysis.ll
- amdgpu-codegenprepare-fdiv.ll
- amdgpu-codegenprepare-i16-to-i32.ll
- amdgpu-codegenprepare-idiv.ll
- amdgpu-function-calls-option.ll
- amdgpu-inline.ll
- amdgpu-shader-calling-convention.ll
- amdgpu.private-memory.ll
- amdgpu.work-item-intrinsics.deprecated.ll
- amdhsa-trap-num-sgprs.ll
- amdpal-cs.ll
- amdpal-es.ll
- amdpal-gs.ll
- amdpal-hs.ll
- amdpal-ls.ll
- amdpal-msgpack-cs.ll
- amdpal-msgpack-es.ll
- amdpal-msgpack-gs.ll
- amdpal-msgpack-hs.ll
- amdpal-msgpack-ls.ll
- amdpal-msgpack-ps.ll
- amdpal-msgpack-psenable.ll
- amdpal-msgpack-vs.ll
- amdpal-ps.ll
- amdpal-psenable.ll
- amdpal-vs.ll
- amdpal.ll
- amdpal_scratch_mergedshader.ll
- and-gcn.ll
- and.ll
- and_or.ll
- andorbitset.ll
- andorn2.ll
- andorxorinvimm.ll
- annotate-kernel-features-hsa-call.ll
- annotate-kernel-features-hsa.ll
- annotate-kernel-features.ll
- anonymous-gv.ll
- any_extend_vector_inreg.ll
- anyext.ll
- are-loads-from-same-base-ptr.ll
- array-ptr-calc-i32.ll
- array-ptr-calc-i64.ll
- ashr.v2i16.ll
- atomic_cmp_swap_local.ll
- atomic_load_add.ll
- atomic_load_local.ll
- atomic_load_sub.ll
- atomic_optimizations_buffer.ll
- atomic_optimizations_global_pointer.ll
- atomic_optimizations_local_pointer.ll
- atomic_optimizations_pixelshader.ll
- atomic_optimizations_raw_buffer.ll
- atomic_optimizations_struct_buffer.ll
- atomic_store_local.ll
- atomicrmw-nand.ll
- attr-amdgpu-flat-work-group-size-v3.ll
- attr-amdgpu-flat-work-group-size.ll
- attr-amdgpu-num-sgpr-spill-to-smem.ll
- attr-amdgpu-num-sgpr.ll
- attr-amdgpu-num-vgpr.ll
- attr-amdgpu-waves-per-eu.ll
- attr-unparseable.ll
- barrier-elimination.ll
- basic-branch.ll
- basic-call-return.ll
- basic-loop.ll
- bfe-combine.ll
- bfe-patterns.ll
- bfe_uint.ll
- bfi_int.ll
- bfm.ll
- big_alu.ll
- bitcast-constant-to-vector.ll
- bitcast-v4f16-v4i16.ll
- bitcast-vector-extract.ll
- bitreverse-inline-immediates.ll
- bitreverse.ll
- br_cc.f16.ll
- branch-condition-and.ll
- branch-relax-bundle.ll
- branch-relax-spill.ll
- branch-relaxation-debug-info.ll
- branch-relaxation.ll
- branch-uniformity.ll
- break-smem-soft-clauses.mir
- break-vmem-soft-clauses.mir
- bswap.ll
- buffer-schedule.ll
- bug-vopc-commute.ll
- build-vector-insert-elt-infloop.ll
- build-vector-packed-partial-undef.ll
- build_vector.ll
- byval-frame-setup.ll
- call-argument-types.ll
- call-constexpr.ll
- call-encoding.ll
- call-graph-register-usage.ll
- call-preserved-registers.ll
- call-return-types.ll
- call-to-kernel-undefined.ll
- call-to-kernel.ll
- call_fs.ll
- callee-frame-setup.ll
- callee-special-input-sgprs.ll
- callee-special-input-vgprs.ll
- calling-conventions.ll
- captured-frame-index.ll
- cayman-loop-bug.ll
- cf-loop-on-constant.ll
- cf-stack-bug.ll
- cf_end.ll
- cgp-addressing-modes-flat.ll
- cgp-addressing-modes.ll
- cgp-bitfield-extract.ll
- chain-hi-to-lo.ll
- clamp-modifier.ll
- clamp-omod-special-case.mir
- clamp.ll
- cluster-flat-loads-postra.mir
- cluster-flat-loads.mir
- cndmask-no-def-vcc.ll
- coalescer-extend-pruned-subrange.mir
- coalescer-identical-values-undef.mir
- coalescer-subranges-another-copymi-not-live.mir
- coalescer-subranges-another-prune-error.mir
- coalescer-subreg-join.mir
- coalescer-subregjoin-fullcopy.mir
- coalescer-with-subregs-bad-identical.mir
- coalescer_distribute.ll
- coalescer_remat.ll
- coalescing-with-subregs-in-loop-bug.mir
- code-object-v3.ll
- codegen-prepare-addrmode-sext.ll
- collapse-endcf-broken.mir
- collapse-endcf.ll
- collapse-endcf.mir
- combine-and-sext-bool.ll
- combine-cond-add-sub.ll
- combine-ftrunc.ll
- combine_vloads.ll
- comdat.ll
- commute-compares.ll
- commute-shifts.ll
- commute_modifiers.ll
- complex-folding.ll
- computeKnownBits-scalar-to-vector-crash.ll
- concat_vectors.ll
- constant-address-space-32bit.ll
- constant-fold-imm-immreg.mir
- constant-fold-mi-operands.ll
- control-flow-fastregalloc.ll
- control-flow-optnone.ll
- convergent-inlineasm.ll
- copy-illegal-type.ll
- copy-to-reg.ll
- couldnt-join-subrange-3.mir
- cross-block-use-is-not-abi-copy.ll
- ctlz.ll
- ctlz_zero_undef.ll
- ctpop.ll
- ctpop16.ll
- ctpop64.ll
- cttz_zero_undef.ll
- cube.ll
- cvt_f32_ubyte.ll
- cvt_flr_i32_f32.ll
- cvt_rpi_i32_f32.ll
- dag-divergence.ll
- dagcomb-shuffle-vecextend-non2.ll
- dagcombine-reassociate-bug.ll
- dagcombine-select.ll
- dagcombine-setcc-select.ll
- dagcombiner-bug-illegal-vec4-int-to-fp.ll
- dce-disjoint-intervals.mir
- dead-lane.mir
- dead-mi-use-same-intr.mir
- dead_copy.mir
- debug-value-scheduler-crash.mir
- debug-value.ll
- debug-value2.ll
- debug.ll
- default-fp-mode.ll
- detect-dead-lanes.mir
- directive-amdgcn-target.ll
- disconnected-predset-break-bug.ll
- div_i128.ll
- diverge-extra-formal-args.ll
- diverge-interp-mov-lower.ll
- diverge-switch-default.ll
- divergent-branch-uniform-condition.ll
- divrem24-assume.ll
- dpp_combine.mir
- drop-mem-operand-move-smrd.ll
- ds-combine-large-stride.ll
- ds-combine-with-dependence.ll
- ds-negative-offset-addressing-mode-loop.ll
- ds-sub-offset.ll
- ds_read2.ll
- ds_read2_offset_order.ll
- ds_read2_superreg.ll
- ds_read2st64.ll
- ds_write2.ll
- ds_write2st64.ll
- dynamic_stackalloc.ll
- early-if-convert-cost.ll
- early-if-convert.ll
- early-inline-alias.ll
- early-inline.ll
- elf-header-flags-mach.ll
- elf-header-flags-sram-ecc.ll
- elf-header-flags-xnack.ll
- elf-header-osabi.ll
- elf-notes.ll
- elf.ll
- elf.metadata.ll
- elf.r600.ll
- else.ll
- empty-function.ll
- enable-no-signed-zeros-fp-math.ll
- endcf-loop-header.ll
- endpgm-dce.mir
- enqueue-kernel.ll
- exceed-max-sgprs.ll
- extend-bit-ops-i16.ll
- extload-align.ll
- extload-private.ll
- extload.ll
- extract-lowbits.ll
- extract-subvector-equal-length.ll
- extract-vector-elt-build-vector-combine.ll
- extract_vector_dynelt.ll
- extract_vector_elt-f16.ll
- extract_vector_elt-f64.ll
- extract_vector_elt-i16.ll
- extract_vector_elt-i64.ll
- extract_vector_elt-i8.ll
- extractelt-to-trunc.ll
- fabs.f16.ll
- fabs.f64.ll
- fabs.ll
- fadd-fma-fmul-combine.ll
- fadd.f16.ll
- fadd.ll
- fadd64.ll
- fcanonicalize-elimination.ll
- fcanonicalize.f16.ll
- fcanonicalize.ll
- fceil.ll
- fceil64.ll
- fcmp-cnd.ll
- fcmp-cnde-int-args.ll
- fcmp.f16.ll
- fcmp.ll
- fcmp64.ll
- fconst64.ll
- fcopysign.f16.ll
- fcopysign.f32.ll
- fcopysign.f64.ll
- fdiv.f16.ll
- fdiv.f64.ll
- fdiv.ll
- fdiv32-to-rcp-folding.ll
- fdot2.ll
- fence-barrier.ll
- fetch-limits.r600.ll
- fetch-limits.r700+.ll
- fexp.ll
- ffloor.f64.ll
- ffloor.ll
- fix-sgpr-copies.mir
- fix-vgpr-copies.mir
- fix-wwm-vgpr-copy.ll
- flat-address-space.ll
- flat-error-unsupported-gpu-hsa.ll
- flat-for-global-subtarget-feature.ll
- flat-load-clustering.mir
- flat-offset-bug.ll
- flat-scratch-reg.ll
- flat_atomics.ll
- flat_atomics_i64.ll
- floor.ll
- fma-combine.ll
- fma.f64.ll
- fma.ll
- fmac.sdwa.ll
- fmad.ll
- fmax.ll
- fmax3.f64.ll
- fmax3.ll
- fmax_legacy.f16.ll
- fmax_legacy.f64.ll
- fmax_legacy.ll
- fmaxnum.f64.ll
- fmaxnum.ll
- fmaxnum.r600.ll
- fmed3.ll
- fmin.ll
- fmin3.ll
- fmin_fmax_legacy.amdgcn.ll
- fmin_legacy.f16.ll
- fmin_legacy.f64.ll
- fmin_legacy.ll
- fminnum.f64.ll
- fminnum.ll
- fminnum.r600.ll
- fmul-2-combine-multi-use.ll
- fmul.f16.ll
- fmul.ll
- fmul64.ll
- fmuladd.f16.ll
- fmuladd.f32.ll
- fmuladd.f64.ll
- fmuladd.v2f16.ll
- fnearbyint.ll
- fneg-combines.ll
- fneg-combines.si.ll
- fneg-fabs.f16.ll
- fneg-fabs.f64.ll
- fneg-fabs.ll
- fneg.f16.ll
- fneg.f64.ll
- fneg.ll
- fold-cndmask.mir
- fold-fi-operand-shrink.mir
- fold-fmul-to-neg-abs.ll
- fold-imm-copy.mir
- fold-imm-f16-f32.mir
- fold-immediate-operand-shrink-with-carry.mir
- fold-immediate-operand-shrink.mir
- fold-immediate-output-mods.mir
- fold-implicit-operand.mir
- fold-multiple.mir
- fold-operands-order.mir
- fold-vgpr-copy.mir
- force-alwaysinline-lds-global-address-codegen.ll
- force-alwaysinline-lds-global-address.ll
- fp-classify.ll
- fp16_to_fp32.ll
- fp16_to_fp64.ll
- fp32_to_fp16.ll
- fp_to_sint.f64.ll
- fp_to_sint.ll
- fp_to_uint.f64.ll
- fp_to_uint.ll
- fpext-free.ll
- fpext.f16.ll
- fpext.ll
- fptosi.f16.ll
- fptoui.f16.ll
- fptrunc.f16.ll
- fptrunc.ll
- fract.f64.ll
- fract.ll
- frame-index-elimination.ll
- frem.ll
- fsqrt.f64.ll
- fsqrt.ll
- fsub.f16.ll
- fsub.ll
- fsub64.ll
- ftrunc.f64.ll
- ftrunc.ll
- function-args.ll
- function-call-relocs.ll
- function-returns.ll
- gep-address-space.ll
- gfx902-without-xnack.ll
- global-constant.ll
- global-directive.ll
- global-extload-i16.ll
- global-load-store-atomics.mir
- global-saddr.ll
- global-smrd-unknown.ll
- global-variable-relocs.ll
- global_atomics.ll
- global_atomics_i64.ll
- global_smrd.ll
- global_smrd_cfg.ll
- gv-const-addrspace.ll
- gv-offset-folding.ll
- half.ll
- hazard-buffer-store-v-interp.mir
- hazard-inlineasm.mir
- hazard-kill.mir
- hazard.mir
- hoist-cond.ll
- hsa-default-device.ll
- hsa-fp-mode.ll
- hsa-func-align.ll
- hsa-func.ll
- hsa-globals.ll
- hsa-group-segment.ll
- hsa-metadata-deduce-ro-arg-v3.ll
- hsa-metadata-deduce-ro-arg.ll
- hsa-metadata-enqueue-kernel-v3.ll
- hsa-metadata-enqueue-kernel.ll
- hsa-metadata-from-llvm-ir-full-v3.ll
- hsa-metadata-from-llvm-ir-full.ll
- hsa-metadata-hidden-args-v3.ll
- hsa-metadata-hidden-args.ll
- hsa-metadata-images-v3.ll
- hsa-metadata-images.ll
- hsa-metadata-invalid-ocl-version-1-v3.ll
- hsa-metadata-invalid-ocl-version-1.ll
- hsa-metadata-invalid-ocl-version-2-v3.ll
- hsa-metadata-invalid-ocl-version-2.ll
- hsa-metadata-invalid-ocl-version-3-v3.ll
- hsa-metadata-invalid-ocl-version-3.ll
- hsa-metadata-kernel-code-props-v3.ll
- hsa-metadata-kernel-code-props.ll
- hsa-note-no-func.ll
- hsa.ll
- huge-private-buffer.ll
- i1-copy-from-loop.ll
- i1-copy-implicit-def.ll
- i1-copy-phi-uniform-branch.ll
- i1-copy-phi.ll
- i8-to-double-to-float.ll
- icmp-select-sete-reverse-args.ll
- icmp.i16.ll
- icmp64.ll
- idiv-licm.ll
- idot2.ll
- idot4s.ll
- idot4u.ll
- idot8s.ll
- idot8u.ll
- illegal-sgpr-to-vgpr-copy.ll
- image-attributes.ll
- image-resource-id.ll
- image-schedule.ll
- img-nouse-adjust.ll
- imm.ll
- imm16.ll
- immv216.ll
- indirect-addressing-si-gfx9.ll
- indirect-addressing-si-noopt.ll
- indirect-addressing-si-pregfx9.ll
- indirect-addressing-si.ll
- indirect-addressing-term.ll
- indirect-private-64.ll
- infer-addrpace-pipeline.ll
- infinite-loop-evergreen.ll
- infinite-loop.ll
- inline-asm.ll
- inline-attr.ll
- inline-calls.ll
- inline-constraints.ll
- inlineasm-16.ll
- inlineasm-illegal-type.ll
- inlineasm-packed.ll
- InlineAsmCrash.ll
- input-mods.ll
- insert-skip-from-vcc.mir
- insert-skips-kill-uncond.mir
- insert-waitcnts-callee.mir
- insert-waitcnts-exp.mir
- insert_subreg.ll
- insert_vector_dynelt.ll
- insert_vector_elt.ll
- insert_vector_elt.v2i16.ll
- insert_vector_elt.v2i16.subtest-nosaddr.ll
- insert_vector_elt.v2i16.subtest-saddr.ll
- inserted-wait-states.mir
- internalize.ll
- invalid-addrspacecast.ll
- invalid-alloca.ll
- invariant-load-no-alias-store.ll
- invert-br-undef-vcc.mir
- ipra.ll
- jump-address.ll
- kcache-fold.ll
- kernarg-stack-alignment.ll
- kernel-args.ll
- kernel-argument-dag-lowering.ll
- known-never-nan.ll
- known-never-snan.ll
- knownbits-recursion.ll
- large-alloca-compute.ll
- large-alloca-graphics.ll
- large-constant-initializer.ll
- large-work-group-promote-alloca.ll
- lds-alignment.ll
- lds-bounds.ll
- lds-branch-vmem-hazard.mir
- lds-global-non-entry-func.ll
- lds-initializer.ll
- lds-m0-init-in-loop.ll
- lds-misaligned-bug.ll
- lds-oqap-crash.ll
- lds-output-queue.ll
- lds-size.ll
- lds-zero-initializer.ll
- lds_atomic_f32.ll
- legalize-fp-load-invariant.ll
- legalizedag-bug-expand-setcc.ll
- limit-coalesce.mir
- lit.local.cfg
- literals.ll
- liveness.mir
- llvm.amdgcn.alignb.ll
- llvm.amdgcn.atomic.dec.ll
- llvm.amdgcn.atomic.inc.ll
- llvm.amdgcn.buffer.atomic.ll
- llvm.amdgcn.buffer.load.dwordx3.ll
- llvm.amdgcn.buffer.load.format.d16.ll
- llvm.amdgcn.buffer.load.format.ll
- llvm.amdgcn.buffer.load.ll
- llvm.amdgcn.buffer.store.dwordx3.ll
- llvm.amdgcn.buffer.store.format.d16.ll
- llvm.amdgcn.buffer.store.format.ll
- llvm.amdgcn.buffer.store.ll
- llvm.amdgcn.buffer.wbinvl1.ll
- llvm.amdgcn.buffer.wbinvl1.sc.ll
- llvm.amdgcn.buffer.wbinvl1.vol.ll
- llvm.amdgcn.class.f16.ll
- llvm.amdgcn.class.ll
- llvm.amdgcn.cos.f16.ll
- llvm.amdgcn.cos.ll
- llvm.amdgcn.cubeid.ll
- llvm.amdgcn.cubema.ll
- llvm.amdgcn.cubesc.ll
- llvm.amdgcn.cubetc.ll
- llvm.amdgcn.cvt.pk.i16.ll
- llvm.amdgcn.cvt.pk.u16.ll
- llvm.amdgcn.cvt.pknorm.i16.ll
- llvm.amdgcn.cvt.pknorm.u16.ll
- llvm.amdgcn.cvt.pkrtz.ll
- llvm.amdgcn.dispatch.id.ll
- llvm.amdgcn.dispatch.ptr.ll
- llvm.amdgcn.div.fixup.f16.ll
- llvm.amdgcn.div.fixup.ll
- llvm.amdgcn.div.fmas.ll
- llvm.amdgcn.div.scale.ll
- llvm.amdgcn.ds.append.ll
- llvm.amdgcn.ds.bpermute.ll
- llvm.amdgcn.ds.consume.ll
- llvm.amdgcn.ds.ordered.add.ll
- llvm.amdgcn.ds.ordered.swap.ll
- llvm.amdgcn.ds.permute.ll
- llvm.amdgcn.ds.swizzle.ll
- llvm.amdgcn.exp.compr.ll
- llvm.amdgcn.exp.ll
- llvm.amdgcn.fcmp.ll
- llvm.amdgcn.fdiv.fast.ll
- llvm.amdgcn.fdot2.ll
- llvm.amdgcn.fmad.ftz.f16.ll
- llvm.amdgcn.fmad.ftz.ll
- llvm.amdgcn.fmed3.f16.ll
- llvm.amdgcn.fmed3.ll
- llvm.amdgcn.fmul.legacy.ll
- llvm.amdgcn.fract.f16.ll
- llvm.amdgcn.fract.ll
- llvm.amdgcn.frexp.exp.f16.ll
- llvm.amdgcn.frexp.exp.ll
- llvm.amdgcn.frexp.mant.f16.ll
- llvm.amdgcn.frexp.mant.ll
- llvm.amdgcn.groupstaticsize.ll
- llvm.amdgcn.icmp.ll
- llvm.amdgcn.image.a16.dim.ll
- llvm.amdgcn.image.atomic.dim.ll
- llvm.amdgcn.image.d16.dim.ll
- llvm.amdgcn.image.dim.ll
- llvm.amdgcn.image.gather4.a16.dim.ll
- llvm.amdgcn.image.gather4.d16.dim.ll
- llvm.amdgcn.image.gather4.dim.ll
- llvm.amdgcn.image.gather4.o.dim.ll
- llvm.amdgcn.image.getlod.dim.ll
- llvm.amdgcn.image.load.a16.d16.ll
- llvm.amdgcn.image.load.a16.ll
- llvm.amdgcn.image.nsa.ll
- llvm.amdgcn.image.sample.a16.dim.ll
- llvm.amdgcn.image.sample.d16.dim.ll
- llvm.amdgcn.image.sample.dim.ll
- llvm.amdgcn.image.sample.ltolz.ll
- llvm.amdgcn.image.sample.o.dim.ll
- llvm.amdgcn.image.store.a16.d16.ll
- llvm.amdgcn.image.store.a16.ll
- llvm.amdgcn.implicit.buffer.ptr.hsa.ll
- llvm.amdgcn.implicit.buffer.ptr.ll
- llvm.amdgcn.implicitarg.ptr.ll
- llvm.amdgcn.init.exec.ll
- llvm.amdgcn.interp.f16.ll
- llvm.amdgcn.interp.ll
- llvm.amdgcn.kernarg.segment.ptr.ll
- llvm.amdgcn.kill.ll
- llvm.amdgcn.ldexp.f16.ll
- llvm.amdgcn.ldexp.ll
- llvm.amdgcn.lerp.ll
- llvm.amdgcn.log.clamp.ll
- llvm.amdgcn.mbcnt.ll
- llvm.amdgcn.mov.dpp.ll
- llvm.amdgcn.mqsad.pk.u16.u8.ll
- llvm.amdgcn.mqsad.u32.u8.ll
- llvm.amdgcn.msad.u8.ll
- llvm.amdgcn.ps.live.ll
- llvm.amdgcn.qsad.pk.u16.u8.ll
- llvm.amdgcn.queue.ptr.ll
- llvm.amdgcn.raw.buffer.atomic.ll
- llvm.amdgcn.raw.buffer.load.format.d16.ll
- llvm.amdgcn.raw.buffer.load.format.ll
- llvm.amdgcn.raw.buffer.load.ll
- llvm.amdgcn.raw.buffer.store.format.d16.ll
- llvm.amdgcn.raw.buffer.store.format.ll
- llvm.amdgcn.raw.buffer.store.ll
- llvm.amdgcn.raw.tbuffer.load.d16.ll
- llvm.amdgcn.raw.tbuffer.load.ll
- llvm.amdgcn.raw.tbuffer.store.d16.ll
- llvm.amdgcn.raw.tbuffer.store.ll
- llvm.amdgcn.rcp.f16.ll
- llvm.amdgcn.rcp.legacy.ll
- llvm.amdgcn.rcp.ll
- llvm.amdgcn.readfirstlane.ll
- llvm.amdgcn.readlane.ll
- llvm.amdgcn.rsq.clamp.ll
- llvm.amdgcn.rsq.f16.ll
- llvm.amdgcn.rsq.legacy.ll
- llvm.amdgcn.rsq.ll
- llvm.amdgcn.s.barrier.ll
- llvm.amdgcn.s.buffer.load.ll
- llvm.amdgcn.s.dcache.inv.ll
- llvm.amdgcn.s.dcache.inv.vol.ll
- llvm.amdgcn.s.dcache.wb.ll
- llvm.amdgcn.s.dcache.wb.vol.ll
- llvm.amdgcn.s.decperflevel.ll
- llvm.amdgcn.s.get.waveid.in.workgroup.ll
- llvm.amdgcn.s.getpc.ll
- llvm.amdgcn.s.getreg.ll
- llvm.amdgcn.s.incperflevel.ll
- llvm.amdgcn.s.memrealtime.ll
- llvm.amdgcn.s.memtime.ll
- llvm.amdgcn.s.sleep.ll
- llvm.amdgcn.s.waitcnt.ll
- llvm.amdgcn.sad.hi.u8.ll
- llvm.amdgcn.sad.u16.ll
- llvm.amdgcn.sad.u8.ll
- llvm.amdgcn.sbfe.ll
- llvm.amdgcn.sdot2.ll
- llvm.amdgcn.sdot4.ll
- llvm.amdgcn.sdot8.ll
- llvm.amdgcn.sendmsg.ll
- llvm.amdgcn.set.inactive.ll
- llvm.amdgcn.sffbh.ll
- llvm.amdgcn.sin.f16.ll
- llvm.amdgcn.sin.ll
- llvm.amdgcn.struct.buffer.atomic.ll
- llvm.amdgcn.struct.buffer.load.format.d16.ll
- llvm.amdgcn.struct.buffer.load.format.ll
- llvm.amdgcn.struct.buffer.load.ll
- llvm.amdgcn.struct.buffer.store.format.d16.ll
- llvm.amdgcn.struct.buffer.store.format.ll
- llvm.amdgcn.struct.buffer.store.ll
- llvm.amdgcn.struct.tbuffer.load.d16.ll
- llvm.amdgcn.struct.tbuffer.load.ll
- llvm.amdgcn.struct.tbuffer.store.d16.ll
- llvm.amdgcn.struct.tbuffer.store.ll
- llvm.amdgcn.tbuffer.load.d16.ll
- llvm.amdgcn.tbuffer.load.dwordx3.ll
- llvm.amdgcn.tbuffer.load.ll
- llvm.amdgcn.tbuffer.store.d16.ll
- llvm.amdgcn.tbuffer.store.dwordx3.ll
- llvm.amdgcn.tbuffer.store.ll
- llvm.amdgcn.trig.preop.ll
- llvm.amdgcn.ubfe.ll
- llvm.amdgcn.udot2.ll
- llvm.amdgcn.udot4.ll
- llvm.amdgcn.udot8.ll
- llvm.amdgcn.unreachable.ll
- llvm.amdgcn.update.dpp.ll
- llvm.amdgcn.wave.barrier.ll
- llvm.amdgcn.workgroup.id.ll
- llvm.amdgcn.workitem.id.ll
- llvm.amdgcn.wqm.vote.ll
- llvm.amdgcn.writelane.ll
- llvm.ceil.f16.ll
- llvm.cos.f16.ll
- llvm.cos.ll
- llvm.dbg.value.ll
- llvm.exp2.f16.ll
- llvm.exp2.ll
- llvm.floor.f16.ll
- llvm.fma.f16.ll
- llvm.fmuladd.f16.ll
- llvm.log.f16.ll
- llvm.log.ll
- llvm.log10.f16.ll
- llvm.log10.ll
- llvm.log2.f16.ll
- llvm.log2.ll
- llvm.maxnum.f16.ll
- llvm.memcpy.ll
- llvm.minnum.f16.ll
- llvm.pow.ll
- llvm.r600.cube.ll
- llvm.r600.dot4.ll
- llvm.r600.group.barrier.ll
- llvm.r600.read.local.size.ll
- llvm.r600.recipsqrt.clamped.ll
- llvm.r600.recipsqrt.ieee.ll
- llvm.r600.tex.ll
- llvm.rint.f16.ll
- llvm.rint.f64.ll
- llvm.rint.ll
- llvm.round.f64.ll
- llvm.round.ll
- llvm.sin.f16.ll
- llvm.sin.ll
- llvm.sqrt.f16.ll
- llvm.trunc.f16.ll
- load-constant-f32.ll
- load-constant-f64.ll
- load-constant-i1.ll
- load-constant-i16.ll
- load-constant-i32.ll
- load-constant-i64.ll
- load-constant-i8.ll
- load-global-f32.ll
- load-global-f64.ll
- load-global-i1.ll
- load-global-i16.ll
- load-global-i32.ll
- load-global-i64.ll
- load-global-i8.ll
- load-hi16.ll
- load-input-fold.ll
- load-lo16.ll
- load-local-f32-no-ds128.ll
- load-local-f32.ll
- load-local-f64.ll
- load-local-i1.ll
- load-local-i16.ll
- load-local-i32.ll
- load-local-i64.ll
- load-local-i8.ll
- load-select-ptr.ll
- load-weird-sizes.ll
- local-64.ll
- local-atomics-fp.ll
- local-atomics.ll
- local-atomics64.ll
- local-memory.amdgcn.ll
- local-memory.ll
- local-memory.r600.ll
- local-stack-slot-offset.ll
- loop-address.ll
- loop-idiom.ll
- loop_break.ll
- loop_exit_with_xor.ll
- lower-kernargs.ll
- lower-mem-intrinsics.ll
- lower-range-metadata-intrinsic-call.ll
- lshl64-to-32.ll
- lshr.v2i16.ll
- macro-fusion-cluster-vcc-uses.mir
- mad-combine.ll
- mad-mix-hi.ll
- mad-mix-lo.ll
- mad-mix.ll
- mad.u16.ll
- mad24-get-global-id.ll
- mad_64_32.ll
- mad_int24.ll
- mad_uint24.ll
- madak-inline-constant.mir
- madak.ll
- madmk.ll
- max-literals.ll
- max-sgprs.ll
- max.i16.ll
- max.ll
- max3.ll
- med3-no-simplify.ll
- mem-builtins.ll
- memory-legalizer-amdpal.ll
- memory-legalizer-atomic-cmpxchg.ll
- memory-legalizer-atomic-fence.ll
- memory-legalizer-atomic-insert-end.mir
- memory-legalizer-atomic-rmw.ll
- memory-legalizer-invalid-addrspace.mir
- memory-legalizer-invalid-syncscope.ll
- memory-legalizer-load.ll
- memory-legalizer-local.mir
- memory-legalizer-mesa3d.ll
- memory-legalizer-multiple-mem-operands-atomics.mir
- memory-legalizer-multiple-mem-operands-nontemporal-1.mir
- memory-legalizer-multiple-mem-operands-nontemporal-2.mir
- memory-legalizer-region.mir
- memory-legalizer-store-infinite-loop.ll
- memory-legalizer-store.ll
- memory_clause.ll
- memory_clause.mir
- merge-load-store-physreg.mir
- merge-load-store-vreg.mir
- merge-load-store.mir
- merge-m0.mir
- merge-store-crash.ll
- merge-store-usedef.ll
- merge-stores.ll
- mesa_regression.ll
- min.ll
- min3.ll
- misched-killflags.mir
- missing-store.ll
- mode-register.mir
- move-addr64-rsrc-dead-subreg-writes.ll
- move-to-valu-atomicrmw.ll
- move-to-valu-worklist.ll
- movreld-bug.ll
- movrels-bug.mir
- mubuf-legalize-operands.ll
- mubuf-legalize-operands.mir
- mubuf-offset-private.ll
- mubuf-shader-vgpr.ll
- mubuf.ll
- mul.i16.ll
- mul.ll
- mul_int24.ll
- mul_uint24-amdgcn.ll
- mul_uint24-r600.ll
- multi-divergent-exit-region.ll
- multi-dword-vgpr-spill.ll
- multilevel-break.ll
- nand.ll
- nested-calls.ll
- nested-loop-conditions.ll
- no-hsa-graphics-shaders.ll
- no-initializer-constant-addrspace.ll
- no-remat-indirect-mov.mir
- no-shrink-extloads.ll
- noop-shader-O0.ll
- nop-data.ll
- nor.ll
- not-scalarize-volatile-load.ll
- nsa-reassign.ll
- nsa-vmem-hazard.mir
- nullptr.ll
- omod-nsz-flag.mir
- omod.ll
- opencl-image-metadata.ll
- operand-folding.ll
- operand-spacing.ll
- opt-sgpr-to-vgpr-copy.mir
- optimize-exec-masking-pre-ra.mir
- optimize-if-exec-masking.mir
- optimize-negated-cond-exec-masking.mir
- optimize-negated-cond.ll
- or.ll
- or3.ll
- over-max-lds-size.ll
- pack.v2f16.ll
- pack.v2i16.ll
- packed-op-sel.ll
- packetizer.ll
- parallelandifcollapse.ll
- parallelorifcollapse.ll
- partial-sgpr-to-vgpr-spills.ll
- partial-shift-shrink.ll
- partially-dead-super-register-immediate.ll
- peephole-opt-regseq-removal.mir
- pei-reg-scavenger-position.mir
- perfhint.ll
- permute.ll
- phi-elimination-assertion.mir
- pk_max_f16_literal.ll
- postra-norename.mir
- predicate-dp4.ll
- predicates.ll
- preserve-hi16.ll
- print-mir-custom-pseudo.ll
- private-access-no-objects.ll
- private-element-size.ll
- private-memory-atomics.ll
- private-memory-r600.ll
- promote-alloca-addrspacecast.ll
- promote-alloca-array-aggregate.ll
- promote-alloca-array-allocation.ll
- promote-alloca-bitcast-function.ll
- promote-alloca-calling-conv.ll
- promote-alloca-globals.ll
- promote-alloca-invariant-markers.ll
- promote-alloca-lifetime.ll
- promote-alloca-mem-intrinsics.ll
- promote-alloca-no-opts.ll
- promote-alloca-padding-size-estimate.ll
- promote-alloca-stored-pointer-value.ll
- promote-alloca-to-lds-icmp.ll
- promote-alloca-to-lds-phi.ll
- promote-alloca-to-lds-select.ll
- promote-alloca-unhandled-intrinsic.ll
- promote-alloca-vector-to-vector.ll
- promote-alloca-volatile.ll
- promote-constOffset-to-imm.ll
- promote-constOffset-to-imm.mir
- pv-packing.ll
- pv.ll
- r600-constant-array-fixup.ll
- r600-encoding.ll
- r600-export-fix.ll
- r600-infinite-loop-bug-while-reorganizing-vector.ll
- r600-legalize-umax-bug.ll
- r600.alu-limits.ll
- r600.amdgpu-alias-analysis.ll
- r600.bitcast.ll
- r600.extract-lowbits.ll
- r600.func-alignment.ll
- r600.global_atomics.ll
- r600.private-memory.ll
- r600.sub.ll
- r600.work-item-intrinsics.ll
- r600cfg.ll
- rcp-pattern.ll
- rcp_iflag.ll
- read-register-invalid-subtarget.ll
- read-register-invalid-type-i32.ll
- read-register-invalid-type-i64.ll
- read_register.ll
- readcyclecounter.ll
- readlane_exec0.mir
- README
- reassoc-scalar.ll
- reduce-build-vec-ext-to-ext-build-vec.ll
- reduce-load-width-alignment.ll
- reduce-saveexec.mir
- reduce-store-width-alignment.ll
- reduction.ll
- reg-coalescer-sched-crash.ll
- regbank-reassign.mir
- regcoal-subrange-join-seg.mir
- regcoal-subrange-join.mir
- regcoalesce-cannot-join-failures.mir
- regcoalesce-dbg.mir
- regcoalesce-keep-valid-lanes-implicit-def-bug39602.mir
- regcoalesce-prune.mir
- regcoalescing-remove-partial-redundancy-assert.mir
- register-count-comments.ll
- rename-disconnected-bug.ll
- rename-independent-subregs-mac-operands.mir
- rename-independent-subregs.mir
- reorder-stores.ll
- reqd-work-group-size.ll
- ret.ll
- ret_jump.ll
- rewrite-out-arguments-address-space.ll
- rewrite-out-arguments.ll
- rotl.i64.ll
- rotl.ll
- rotr.i64.ll
- rotr.ll
- rsq.ll
- rv7x0_count3.ll
- s_addk_i32.ll
- s_code_end.ll
- s_movk_i32.ll
- s_mulk_i32.ll
- sad.ll
- saddo.ll
- salu-to-valu.ll
- sampler-resource-id.ll
- scalar-branch-missing-and-exec.ll
- scalar-store-cache-flush.mir
- scalar_to_vector.ll
- scalar_to_vector_v2x16.ll
- sched-assert-onlydbg-value-empty-region.mir
- sched-crash-dbg-value.mir
- schedule-fs-loop-nested-if.ll
- schedule-fs-loop-nested.ll
- schedule-fs-loop.ll
- schedule-global-loads.ll
- schedule-if-2.ll
- schedule-if.ll
- schedule-ilp.ll
- schedule-kernel-arg-loads.ll
- schedule-regpressure-limit.ll
- schedule-regpressure-limit2.ll
- schedule-regpressure-limit3.ll
- schedule-regpressure.mir
- schedule-vs-if-nested-loop-failure.ll
- schedule-vs-if-nested-loop.ll
- scheduler-subrange-crash.ll
- scratch-buffer.ll
- scratch-simple.ll
- sdiv.ll
- sdivrem24.ll
- sdivrem64.ll
- sdwa-gfx9.mir
- sdwa-op64-test.ll
- sdwa-ops.mir
- sdwa-peephole-instr-gfx10.mir
- sdwa-peephole-instr.mir
- sdwa-peephole.ll
- sdwa-preserve.mir
- sdwa-scalar-ops.mir
- sdwa-vop2-64bit.mir
- select-fabs-fneg-extract-legacy.ll
- select-fabs-fneg-extract.ll
- select-i1.ll
- select-opt.ll
- select-undef.ll
- select-vectors.ll
- select.f16.ll
- select.ll
- select64.ll
- selectcc-cnd.ll
- selectcc-cnde-int.ll
- selectcc-icmp-select-float.ll
- selectcc-opt.ll
- selectcc.ll
- sendmsg-m0-hazard.mir
- set-dx10.ll
- setcc-equivalent.ll
- setcc-fneg-constant.ll
- setcc-limit-load-shrink.ll
- setcc-opt.ll
- setcc-sext.ll
- setcc.ll
- setcc64.ll
- seto.ll
- setuo.ll
- sext-eliminate.ll
- sext-in-reg-failure-r600.ll
- sext-in-reg.ll
- sgpr-control-flow.ll
- sgpr-copy-duplicate-operand.ll
- sgpr-copy.ll
- sgpr-spill-wrong-stack-id.mir
- sgprcopies.ll
- shader-addr64-nonuniform.ll
- shared-op-cycle.ll
- shift-and-i128-ubfe.ll
- shift-and-i64-ubfe.ll
- shift-i128.ll
- shift-i64-opts.ll
- shl-add-to-add-shl.ll
- shl.ll
- shl.v2i16.ll
- shl_add.ll
- shl_add_constant.ll
- shl_add_ptr.ll
- shl_or.ll
- shrink-add-sub-constant.ll
- shrink-carry.mir
- shrink-vop3-carry-out.mir
- si-annotate-cf-noloop.ll
- si-annotate-cf-unreachable.ll
- si-annotate-cf.ll
- si-annotate-cfg-loop-assert.ll
- si-annotatecfg-multiple-backedges.ll
- si-fix-sgpr-copies.mir
- si-instr-info-correct-implicit-operands.ll
- si-lower-control-flow-kill.ll
- si-lower-control-flow-unreachable-block.ll
- si-lower-control-flow.mir
- si-lower-i1-copies.mir
- si-scheduler.ll
- si-sgpr-spill.ll
- si-spill-cf.ll
- si-spill-sgpr-stack.ll
- si-triv-disjoint-mem-access.ll
- si-vector-hang.ll
- sibling-call.ll
- sign_extend.ll
- simplify-libcalls.ll
- simplifydemandedbits-recursion.ll
- sint_to_fp.f64.ll
- sint_to_fp.i64.ll
- sint_to_fp.ll
- sitofp.f16.ll
- skip-if-dead.ll
- smed3.ll
- smem-no-clause-coalesced.mir
- smem-war-hazard.mir
- sminmax.ll
- sminmax.v2i16.ll
- smrd-fold-offset.mir
- smrd-vccz-bug.ll
- smrd.ll
- sopk-compares.ll
- spill-alloc-sgpr-init-bug.ll
- spill-before-exec.mir
- spill-cfg-position.ll
- spill-csr-frame-ptr-reg-copy.ll
- spill-empty-live-interval.mir
- spill-m0.ll
- spill-offset-calculation.ll
- spill-scavenge-offset.ll
- spill-to-smem-m0.ll
- spill-wide-sgpr.ll
- split-scalar-i64-add.ll
- split-smrd.ll
- split-vector-memoperand-offsets.ll
- splitkit.mir
- sra.ll
- sram-ecc-default.ll
- srem.ll
- srl.ll
- ssubo.ll
- stack-realign.ll
- stack-size-overflow.ll
- stack-slot-color-sgpr-vgpr-spills.mir
- store-barrier.ll
- store-global.ll
- store-hi16.ll
- store-local.ll
- store-private.ll
- store-v3i64.ll
- store-vector-ptrs.ll
- store-weird-sizes.ll
- store_typed.ll
- stress-calls.ll
- structurize.ll
- structurize1.ll
- sub.i16.ll
- sub.ll
- sub.v2i16.ll
- sub_i1.ll
- subreg-coalescer-crash.ll
- subreg-coalescer-undef-use.ll
- subreg-eliminate-dead.ll
- subreg-intervals.mir
- subreg-split-live-in-error.mir
- subreg_interference.mir
- swizzle-export.ll
- syncscopes.ll
- tail-call-cgp.ll
- target-cpu.ll
- tex-clause-antidep.ll
- texture-input-merge.ll
- trap.ll
- trunc-bitcast-vector.ll
- trunc-cmp-constant.ll
- trunc-combine.ll
- trunc-store-f64-to-f16.ll
- trunc-store-i1.ll
- trunc-store.ll
- trunc-vector-store-assertion-failure.ll
- trunc.ll
- tti-unroll-prefs.ll
- twoaddr-fma.mir
- twoaddr-mad.mir
- uaddo.ll
- udiv.ll
- udivrem.ll
- udivrem24.ll
- udivrem64.ll
- uint_to_fp.f64.ll
- uint_to_fp.i64.ll
- uint_to_fp.ll
- uitofp.f16.ll
- umed3.ll
- unaligned-load-store.ll
- undefined-physreg-sgpr-spill.mir
- undefined-subreg-liverange.ll
- unhandled-loop-condition-assertion.ll
- uniform-branch-intrinsic-cond.ll
- uniform-cfg.ll
- uniform-crash.ll
- uniform-loop-inside-nonuniform.ll
- uniform-work-group-attribute-missing.ll
- uniform-work-group-nested-function-calls.ll
- uniform-work-group-prevent-attribute-propagation.ll
- uniform-work-group-propagate-attribute.ll
- uniform-work-group-recursion-test.ll
- uniform-work-group-test.ll
- unify-metadata.ll
- unigine-liveness-crash.ll
- unknown-processor.ll
- unpack-half.ll
- unroll.ll
- unsupported-calls.ll
- unsupported-cc.ll
- urem.ll
- use-sgpr-multiple-times.ll
- usubo.ll
- v1i64-kernel-arg.ll
- v_cndmask.ll
- v_cvt_pk_u8_f32.ll
- v_mac.ll
- v_mac_f16.ll
- v_madak_f16.ll
- v_swap_b32.mir
- valu-i1.ll
- vccz-corrupt-bug-workaround.mir
- vcmpx-exec-war-hazard.mir
- vector-alloca-addrspacecast.ll
- vector-alloca-atomic.ll
- vector-alloca.ll
- vector-extract-insert.ll
- vector-legalizer-divergence.ll
- vectorize-buffer-fat-pointer.ll
- vectorize-global-local.ll
- vertex-fetch-encoding.ll
- vgpr-spill-emergency-stack-slot-compute.ll
- vgpr-spill-emergency-stack-slot.ll
- vi-removed-intrinsics.ll
- vmem-to-salu-hazard.mir
- vmem-vcc-hazard.mir
- vop-shrink-frame-index.mir
- vop-shrink-non-ssa.mir
- vop-shrink.ll
- vselect.ll
- vselect64.ll
- vtx-fetch-branch.ll
- vtx-schedule.ll
- wait.ll
- waitcnt-back-edge-loop.mir
- waitcnt-debug.mir
- waitcnt-flat.ll
- waitcnt-loop-irreducible.mir
- waitcnt-loop-single-basic-block.mir
- waitcnt-looptest.ll
- waitcnt-no-redundant.mir
- waitcnt-permute.mir
- waitcnt-preexisting.mir
- waitcnt-vscnt.ll
- waitcnt.mir
- wave_dispatch_regs.ll
- widen-smrd-loads.ll
- widen-vselect-and-mask.ll
- widen_extending_scalar_loads.ll
- wqm.ll
- wqm.mir
- write-register-vgpr-into-sgpr.ll
- write_register.ll
- wrong-transalu-pos-fix.ll
- wwm-reserved.ll
- xfail.r600.bitcast.ll
- xnor.ll
- xor.ll
- xor_add.ll
- zero_extend.ll
- zext-i64-bit-operand.ll
- zext-lid.ll
spill-offset-calculation.ll @stable — raw · history · blame
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 | ; RUN: llc -mtriple=amdgcn-amd-amdhsa -mcpu=gfx900 -enable-misched=0 -post-RA-scheduler=0 -stress-regalloc=8 < %s | FileCheck %s
; Test that the VGPR spiller correctly switches to SGPR offsets when the
; instruction offset field would overflow, and that it accounts for memory
; swizzling.
; CHECK-LABEL: test_inst_offset_kernel
define amdgpu_kernel void @test_inst_offset_kernel() {
entry:
; Occupy 4092 bytes of scratch, so the offset of the spill of %a just fits in
; the instruction offset field.
%alloca = alloca i8, i32 4088, align 4, addrspace(5)
%buf = bitcast i8 addrspace(5)* %alloca to i32 addrspace(5)*
%aptr = getelementptr i32, i32 addrspace(5)* %buf, i32 1
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4092 ; 4-byte Folded Spill
%a = load volatile i32, i32 addrspace(5)* %aptr
; Force %a to spill.
call void asm sideeffect "", "~{v0},~{v1},~{v2},~{v3},~{v4},~{v5},~{v6},~{v7}" ()
%outptr = getelementptr i32, i32 addrspace(5)* %buf, i32 1
store volatile i32 %a, i32 addrspace(5)* %outptr
ret void
}
; CHECK-LABEL: test_sgpr_offset_kernel
define amdgpu_kernel void @test_sgpr_offset_kernel() {
entry:
; Occupy 4096 bytes of scratch, so the offset of the spill of %a does not
; fit in the instruction, and has to live in the SGPR offset.
%alloca = alloca i8, i32 4092, align 4, addrspace(5)
%buf = bitcast i8 addrspace(5)* %alloca to i32 addrspace(5)*
%aptr = getelementptr i32, i32 addrspace(5)* %buf, i32 1
; 0x40000 / 64 = 4096 (for wave64)
; CHECK: s_add_u32 s6, s7, 0x40000
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s6 ; 4-byte Folded Spill
%a = load volatile i32, i32 addrspace(5)* %aptr
; Force %a to spill
call void asm sideeffect "", "~{v0},~{v1},~{v2},~{v3},~{v4},~{v5},~{v6},~{v7}" ()
%outptr = getelementptr i32, i32 addrspace(5)* %buf, i32 1
store volatile i32 %a, i32 addrspace(5)* %outptr
ret void
}
; CHECK-LABEL: test_sgpr_offset_kernel_scavenge_fail
define amdgpu_kernel void @test_sgpr_offset_kernel_scavenge_fail() #1 {
entry:
; Occupy 4096 bytes of scratch, so the offset of the spill of %a does not
; fit in the instruction, and has to live in the SGPR offset.
%alloca = alloca i8, i32 4092, align 4, addrspace(5)
%buf = bitcast i8 addrspace(5)* %alloca to i32 addrspace(5)*
%aptr = getelementptr i32, i32 addrspace(5)* %buf, i32 1
; 0x40000 / 64 = 4096 (for wave64)
%a = load volatile i32, i32 addrspace(5)* %aptr
%asm = call { i32, i32, i32, i32, i32, i32, i32, i32 } asm sideeffect "", "=s,=s,=s,=s,=s,=s,=s,=s"()
%asm0 = extractvalue { i32, i32, i32, i32, i32, i32, i32, i32 } %asm, 0
%asm1 = extractvalue { i32, i32, i32, i32, i32, i32, i32, i32 } %asm, 1
%asm2 = extractvalue { i32, i32, i32, i32, i32, i32, i32, i32 } %asm, 2
%asm3 = extractvalue { i32, i32, i32, i32, i32, i32, i32, i32 } %asm, 3
%asm4 = extractvalue { i32, i32, i32, i32, i32, i32, i32, i32 } %asm, 4
%asm5 = extractvalue { i32, i32, i32, i32, i32, i32, i32, i32 } %asm, 5
%asm6 = extractvalue { i32, i32, i32, i32, i32, i32, i32, i32 } %asm, 6
%asm7 = extractvalue { i32, i32, i32, i32, i32, i32, i32, i32 } %asm, 7
call void asm sideeffect "", "~{v0},~{v1},~{v2},~{v3},~{v4},~{v5},~{v6},~{v7}"() #0
; CHECK: s_add_u32 s7, s7, 0x40000
; CHECK: buffer_load_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s7 ; 4-byte Folded Reload
; CHECK: s_sub_u32 s7, s7, 0x40000
; Force %a to spill with no free SGPRs
call void asm sideeffect "", "s,s,s,s,s,s,s,s,v"(i32 %asm0, i32 %asm1, i32 %asm2, i32 %asm3, i32 %asm4, i32 %asm5, i32 %asm6, i32 %asm7, i32 %a)
ret void
}
; CHECK-LABEL: test_sgpr_offset_subregs_kernel
define amdgpu_kernel void @test_sgpr_offset_subregs_kernel() {
entry:
; Occupy 4088 bytes of scratch, so that the spill of the last subreg of %a
; still fits below offset 4096 (4088 + 8 - 4 = 4092), and can be placed in
; the instruction offset field.
%alloca = alloca i8, i32 4084, align 4, addrspace(5)
%bufv1 = bitcast i8 addrspace(5)* %alloca to i32 addrspace(5)*
%bufv2 = bitcast i8 addrspace(5)* %alloca to <2 x i32> addrspace(5)*
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4088 ; 4-byte Folded Spill
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4092 ; 4-byte Folded Spill
%aptr = getelementptr <2 x i32>, <2 x i32> addrspace(5)* %bufv2, i32 1
%a = load volatile <2 x i32>, <2 x i32> addrspace(5)* %aptr
; Force %a to spill.
call void asm sideeffect "", "~{v0},~{v1},~{v2},~{v3},~{v4},~{v5},~{v6},~{v7}" ()
; Ensure the alloca sticks around.
%bptr = getelementptr i32, i32 addrspace(5)* %bufv1, i32 1
%b = load volatile i32, i32 addrspace(5)* %bptr
; Ensure the spill is of the full super-reg.
call void asm sideeffect "; $0", "r"(<2 x i32> %a)
ret void
}
; CHECK-LABEL: test_inst_offset_subregs_kernel
define amdgpu_kernel void @test_inst_offset_subregs_kernel() {
entry:
; Occupy 4092 bytes of scratch, so that the spill of the last subreg of %a
; does not fit below offset 4096 (4092 + 8 - 4 = 4096), and has to live
; in the SGPR offset.
%alloca = alloca i8, i32 4088, align 4, addrspace(5)
%bufv1 = bitcast i8 addrspace(5)* %alloca to i32 addrspace(5)*
%bufv2 = bitcast i8 addrspace(5)* %alloca to <2 x i32> addrspace(5)*
; 0x3ff00 / 64 = 4092 (for wave64)
; CHECK: s_add_u32 s6, s7, 0x3ff00
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s6 ; 4-byte Folded Spill
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s6 offset:4 ; 4-byte Folded Spill
%aptr = getelementptr <2 x i32>, <2 x i32> addrspace(5)* %bufv2, i32 1
%a = load volatile <2 x i32>, <2 x i32> addrspace(5)* %aptr
; Force %a to spill.
call void asm sideeffect "", "~{v0},~{v1},~{v2},~{v3},~{v4},~{v5},~{v6},~{v7}" ()
; Ensure the alloca sticks around.
%bptr = getelementptr i32, i32 addrspace(5)* %bufv1, i32 1
%b = load volatile i32, i32 addrspace(5)* %bptr
; Ensure the spill is of the full super-reg.
call void asm sideeffect "; $0", "r"(<2 x i32> %a)
ret void
}
; CHECK-LABEL: test_inst_offset_function
define void @test_inst_offset_function() {
entry:
; Occupy 4092 bytes of scratch, so the offset of the spill of %a just fits in
; the instruction offset field.
%alloca = alloca i8, i32 4088, align 4, addrspace(5)
%buf = bitcast i8 addrspace(5)* %alloca to i32 addrspace(5)*
%aptr = getelementptr i32, i32 addrspace(5)* %buf, i32 1
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4092 ; 4-byte Folded Spill
%a = load volatile i32, i32 addrspace(5)* %aptr
; Force %a to spill.
call void asm sideeffect "", "~{v0},~{v1},~{v2},~{v3},~{v4},~{v5},~{v6},~{v7}" ()
%outptr = getelementptr i32, i32 addrspace(5)* %buf, i32 1
store volatile i32 %a, i32 addrspace(5)* %outptr
ret void
}
; CHECK-LABEL: test_sgpr_offset_function
define void @test_sgpr_offset_function() {
entry:
; Occupy 4096 bytes of scratch, so the offset of the spill of %a does not
; fit in the instruction, and has to live in the SGPR offset.
%alloca = alloca i8, i32 4092, align 4, addrspace(5)
%buf = bitcast i8 addrspace(5)* %alloca to i32 addrspace(5)*
%aptr = getelementptr i32, i32 addrspace(5)* %buf, i32 1
; 0x40000 / 64 = 4096 (for wave64)
; CHECK: s_add_u32 s6, s5, 0x40000
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s6 ; 4-byte Folded Spill
%a = load volatile i32, i32 addrspace(5)* %aptr
; Force %a to spill
call void asm sideeffect "", "~{v0},~{v1},~{v2},~{v3},~{v4},~{v5},~{v6},~{v7}" ()
%outptr = getelementptr i32, i32 addrspace(5)* %buf, i32 1
store volatile i32 %a, i32 addrspace(5)* %outptr
ret void
}
; CHECK-LABEL: test_sgpr_offset_subregs_function
define void @test_sgpr_offset_subregs_function() {
entry:
; Occupy 4088 bytes of scratch, so that the spill of the last subreg of %a
; still fits below offset 4096 (4088 + 8 - 4 = 4092), and can be placed in
; the instruction offset field.
%alloca = alloca i8, i32 4084, align 4, addrspace(5)
%bufv1 = bitcast i8 addrspace(5)* %alloca to i32 addrspace(5)*
%bufv2 = bitcast i8 addrspace(5)* %alloca to <2 x i32> addrspace(5)*
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4088 ; 4-byte Folded Spill
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4092 ; 4-byte Folded Spill
%aptr = getelementptr <2 x i32>, <2 x i32> addrspace(5)* %bufv2, i32 1
%a = load volatile <2 x i32>, <2 x i32> addrspace(5)* %aptr
; Force %a to spill.
call void asm sideeffect "", "~{v0},~{v1},~{v2},~{v3},~{v4},~{v5},~{v6},~{v7}" ()
; Ensure the alloca sticks around.
%bptr = getelementptr i32, i32 addrspace(5)* %bufv1, i32 1
%b = load volatile i32, i32 addrspace(5)* %bptr
; Ensure the spill is of the full super-reg.
call void asm sideeffect "; $0", "r"(<2 x i32> %a)
ret void
}
; CHECK-LABEL: test_inst_offset_subregs_function
define void @test_inst_offset_subregs_function() {
entry:
; Occupy 4092 bytes of scratch, so that the spill of the last subreg of %a
; does not fit below offset 4096 (4092 + 8 - 4 = 4096), and has to live
; in the SGPR offset.
%alloca = alloca i8, i32 4088, align 4, addrspace(5)
%bufv1 = bitcast i8 addrspace(5)* %alloca to i32 addrspace(5)*
%bufv2 = bitcast i8 addrspace(5)* %alloca to <2 x i32> addrspace(5)*
; 0x3ff00 / 64 = 4092 (for wave64)
; CHECK: s_add_u32 s6, s5, 0x3ff00
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s6 ; 4-byte Folded Spill
; CHECK: buffer_store_dword v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s6 offset:4 ; 4-byte Folded Spill
%aptr = getelementptr <2 x i32>, <2 x i32> addrspace(5)* %bufv2, i32 1
%a = load volatile <2 x i32>, <2 x i32> addrspace(5)* %aptr
; Force %a to spill.
call void asm sideeffect "", "~{v0},~{v1},~{v2},~{v3},~{v4},~{v5},~{v6},~{v7}" ()
; Ensure the alloca sticks around.
%bptr = getelementptr i32, i32 addrspace(5)* %bufv1, i32 1
%b = load volatile i32, i32 addrspace(5)* %bptr
; Ensure the spill is of the full super-reg.
call void asm sideeffect "; $0", "r"(<2 x i32> %a)
ret void
}
attributes #0 = { nounwind }
attributes #1 = { nounwind "amdgpu-num-sgpr"="18" "amdgpu-num-vgpr"="8" }
|