llvm.org GIT mirror llvm / release_39 test / CodeGen / SystemZ / vec-shift-03.ll
release_39

Tree @release_39 (Download .tar.gz)

vec-shift-03.ll @release_39raw · history · blame

; Test vector logical shift right with vector shift amount.
;
; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z13 | FileCheck %s

; Test a v16i8 shift.
define <16 x i8> @f1(<16 x i8> %dummy, <16 x i8> %val1, <16 x i8> %val2) {
; CHECK-LABEL: f1:
; CHECK: vesrlvb %v24, %v26, %v28
; CHECK: br %r14
  %ret = lshr <16 x i8> %val1, %val2
  ret <16 x i8> %ret
}

; Test a v8i16 shift.
define <8 x i16> @f2(<8 x i16> %dummy, <8 x i16> %val1, <8 x i16> %val2) {
; CHECK-LABEL: f2:
; CHECK: vesrlvh %v24, %v26, %v28
; CHECK: br %r14
  %ret = lshr <8 x i16> %val1, %val2
  ret <8 x i16> %ret
}

; Test a v4i32 shift.
define <4 x i32> @f3(<4 x i32> %dummy, <4 x i32> %val1, <4 x i32> %val2) {
; CHECK-LABEL: f3:
; CHECK: vesrlvf %v24, %v26, %v28
; CHECK: br %r14
  %ret = lshr <4 x i32> %val1, %val2
  ret <4 x i32> %ret
}

; Test a v2i64 shift.
define <2 x i64> @f4(<2 x i64> %dummy, <2 x i64> %val1, <2 x i64> %val2) {
; CHECK-LABEL: f4:
; CHECK: vesrlvg %v24, %v26, %v28
; CHECK: br %r14
  %ret = lshr <2 x i64> %val1, %val2
  ret <2 x i64> %ret
}