llvm.org GIT mirror llvm / release_22 test / CodeGen / ARM / bits.ll
release_22

Tree @release_22 (Download .tar.gz)

bits.ll @release_22raw · history · blame

; RUN: llvm-as < %s | llc -march=arm > %t
; RUN: grep and      %t | count 1
; RUN: grep orr      %t | count 1
; RUN: grep eor      %t | count 1
; RUN: grep mov.*lsl %t | count 1
; RUN: grep mov.*asr %t | count 1

define i32 @f1(i32 %a, i32 %b) {
entry:
	%tmp2 = and i32 %b, %a		; <i32> [#uses=1]
	ret i32 %tmp2
}

define i32 @f2(i32 %a, i32 %b) {
entry:
	%tmp2 = or i32 %b, %a		; <i32> [#uses=1]
	ret i32 %tmp2
}

define i32 @f3(i32 %a, i32 %b) {
entry:
	%tmp2 = xor i32 %b, %a		; <i32> [#uses=1]
	ret i32 %tmp2
}

define i32 @f4(i32 %a, i32 %b) {
entry:
	%tmp3 = shl i32 %a, %b		; <i32> [#uses=1]
	ret i32 %tmp3
}

define i32 @f5(i32 %a, i32 %b) {
entry:
	%tmp3 = ashr i32 %a, %b		; <i32> [#uses=1]
	ret i32 %tmp3
}