llvm.org GIT mirror llvm / c95a737 test / CodeGen / AMDGPU / si-lower-control-flow-unreachable-block.ll
c95a737

Tree @c95a737 (Download .tar.gz)

si-lower-control-flow-unreachable-block.ll @c95a737raw · history · blame

; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s

; GCN-LABEL: {{^}}lower_control_flow_unreachable_terminator:
; GCN: v_cmp_eq_i32
; GCN: s_and_saveexec_b64
; GCN: s_xor_b64
; GCN: s_branch BB0_1

; GCN: s_or_b64 exec, exec
; GCN: s_endpgm

; GCN: ds_write_b32
; GCN: s_waitcnt
define void @lower_control_flow_unreachable_terminator() #0 {
bb:
  %tmp15 = tail call i32 @llvm.amdgcn.workitem.id.y()
  %tmp63 = icmp eq i32 %tmp15, 32
  br i1 %tmp63, label %bb64, label %bb68

bb64:
  store volatile i32 0, i32 addrspace(3)* undef, align 4
  unreachable

bb68:
  ret void
}

; GCN-LABEL: {{^}}lower_control_flow_unreachable_terminator_swap_block_order:
; GCN: v_cmp_eq_i32
; GCN: s_and_saveexec_b64
; GCN: s_xor_b64
; GCN: s_endpgm

; GCN: s_or_b64 exec, exec
; GCN: ds_write_b32
; GCN: s_waitcnt
define void @lower_control_flow_unreachable_terminator_swap_block_order() #0 {
bb:
  %tmp15 = tail call i32 @llvm.amdgcn.workitem.id.y()
  %tmp63 = icmp eq i32 %tmp15, 32
  br i1 %tmp63, label %bb68, label %bb64

bb68:
  ret void

bb64:
  store volatile i32 0, i32 addrspace(3)* undef, align 4
  unreachable
}

; Function Attrs: nounwind readnone
declare i32 @llvm.amdgcn.workitem.id.y() #1

attributes #0 = { nounwind }
attributes #1 = { nounwind readnone }
attributes #2 = { nounwind }