llvm.org GIT mirror llvm / a813b38 test / CodeGen / AArch64 / ssub_sat_vec.ll
a813b38

Tree @a813b38 (Download .tar.gz)

ssub_sat_vec.ll @a813b38raw · history · blame

  1
  2
  3
  4
  5
  6
  7
  8
  9
 10
 11
 12
 13
 14
 15
 16
 17
 18
 19
 20
 21
 22
 23
 24
 25
 26
 27
 28
 29
 30
 31
 32
 33
 34
 35
 36
 37
 38
 39
 40
 41
 42
 43
 44
 45
 46
 47
 48
 49
 50
 51
 52
 53
 54
 55
 56
 57
 58
 59
 60
 61
 62
 63
 64
 65
 66
 67
 68
 69
 70
 71
 72
 73
 74
 75
 76
 77
 78
 79
 80
 81
 82
 83
 84
 85
 86
 87
 88
 89
 90
 91
 92
 93
 94
 95
 96
 97
 98
 99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple=aarch64-- | FileCheck %s

declare <1 x i8> @llvm.ssub.sat.v1i8(<1 x i8>, <1 x i8>)
declare <2 x i8> @llvm.ssub.sat.v2i8(<2 x i8>, <2 x i8>)
declare <4 x i8> @llvm.ssub.sat.v4i8(<4 x i8>, <4 x i8>)
declare <8 x i8> @llvm.ssub.sat.v8i8(<8 x i8>, <8 x i8>)
declare <12 x i8> @llvm.ssub.sat.v12i8(<12 x i8>, <12 x i8>)
declare <16 x i8> @llvm.ssub.sat.v16i8(<16 x i8>, <16 x i8>)
declare <32 x i8> @llvm.ssub.sat.v32i8(<32 x i8>, <32 x i8>)
declare <64 x i8> @llvm.ssub.sat.v64i8(<64 x i8>, <64 x i8>)

declare <1 x i16> @llvm.ssub.sat.v1i16(<1 x i16>, <1 x i16>)
declare <2 x i16> @llvm.ssub.sat.v2i16(<2 x i16>, <2 x i16>)
declare <4 x i16> @llvm.ssub.sat.v4i16(<4 x i16>, <4 x i16>)
declare <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16>, <8 x i16>)
declare <12 x i16> @llvm.ssub.sat.v12i16(<12 x i16>, <12 x i16>)
declare <16 x i16> @llvm.ssub.sat.v16i16(<16 x i16>, <16 x i16>)
declare <32 x i16> @llvm.ssub.sat.v32i16(<32 x i16>, <32 x i16>)

declare <16 x i1> @llvm.ssub.sat.v16i1(<16 x i1>, <16 x i1>)
declare <16 x i4> @llvm.ssub.sat.v16i4(<16 x i4>, <16 x i4>)

declare <2 x i32> @llvm.ssub.sat.v2i32(<2 x i32>, <2 x i32>)
declare <4 x i32> @llvm.ssub.sat.v4i32(<4 x i32>, <4 x i32>)
declare <8 x i32> @llvm.ssub.sat.v8i32(<8 x i32>, <8 x i32>)
declare <16 x i32> @llvm.ssub.sat.v16i32(<16 x i32>, <16 x i32>)
declare <2 x i64> @llvm.ssub.sat.v2i64(<2 x i64>, <2 x i64>)
declare <4 x i64> @llvm.ssub.sat.v4i64(<4 x i64>, <4 x i64>)
declare <8 x i64> @llvm.ssub.sat.v8i64(<8 x i64>, <8 x i64>)

declare <4 x i24> @llvm.ssub.sat.v4i24(<4 x i24>, <4 x i24>)
declare <2 x i128> @llvm.ssub.sat.v2i128(<2 x i128>, <2 x i128>)


define <16 x i8> @v16i8(<16 x i8> %x, <16 x i8> %y) nounwind {
; CHECK-LABEL: v16i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v2.16b, v0.16b, v1.16b
; CHECK-NEXT:    cmge v1.16b, v1.16b, #0
; CHECK-NEXT:    cmge v0.16b, v0.16b, #0
; CHECK-NEXT:    cmge v5.16b, v2.16b, #0
; CHECK-NEXT:    cmlt v4.16b, v2.16b, #0
; CHECK-NEXT:    cmeq v1.16b, v0.16b, v1.16b
; CHECK-NEXT:    cmeq v0.16b, v0.16b, v5.16b
; CHECK-NEXT:    movi v3.16b, #127
; CHECK-NEXT:    mvn v5.16b, v4.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    bsl v3.16b, v4.16b, v5.16b
; CHECK-NEXT:    and v0.16b, v1.16b, v0.16b
; CHECK-NEXT:    bsl v0.16b, v3.16b, v2.16b
; CHECK-NEXT:    ret
  %z = call <16 x i8> @llvm.ssub.sat.v16i8(<16 x i8> %x, <16 x i8> %y)
  ret <16 x i8> %z
}

define <32 x i8> @v32i8(<32 x i8> %x, <32 x i8> %y) nounwind {
; CHECK-LABEL: v32i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v4.16b, v0.16b, v2.16b
; CHECK-NEXT:    cmlt v16.16b, v4.16b, #0
; CHECK-NEXT:    movi v6.16b, #127
; CHECK-NEXT:    sub v7.16b, v1.16b, v3.16b
; CHECK-NEXT:    mvn v17.16b, v16.16b
; CHECK-NEXT:    bsl v6.16b, v16.16b, v17.16b
; CHECK-NEXT:    cmlt v16.16b, v7.16b, #0
; CHECK-NEXT:    movi v5.16b, #127
; CHECK-NEXT:    mvn v17.16b, v16.16b
; CHECK-NEXT:    bsl v5.16b, v16.16b, v17.16b
; CHECK-NEXT:    cmge v2.16b, v2.16b, #0
; CHECK-NEXT:    cmge v0.16b, v0.16b, #0
; CHECK-NEXT:    cmge v16.16b, v4.16b, #0
; CHECK-NEXT:    cmge v3.16b, v3.16b, #0
; CHECK-NEXT:    cmge v1.16b, v1.16b, #0
; CHECK-NEXT:    cmeq v2.16b, v0.16b, v2.16b
; CHECK-NEXT:    cmeq v0.16b, v0.16b, v16.16b
; CHECK-NEXT:    cmge v16.16b, v7.16b, #0
; CHECK-NEXT:    cmeq v3.16b, v1.16b, v3.16b
; CHECK-NEXT:    cmeq v1.16b, v1.16b, v16.16b
; CHECK-NEXT:    mvn v2.16b, v2.16b
; CHECK-NEXT:    mvn v3.16b, v3.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    and v0.16b, v2.16b, v0.16b
; CHECK-NEXT:    and v1.16b, v3.16b, v1.16b
; CHECK-NEXT:    bsl v0.16b, v6.16b, v4.16b
; CHECK-NEXT:    bsl v1.16b, v5.16b, v7.16b
; CHECK-NEXT:    ret
  %z = call <32 x i8> @llvm.ssub.sat.v32i8(<32 x i8> %x, <32 x i8> %y)
  ret <32 x i8> %z
}

define <64 x i8> @v64i8(<64 x i8> %x, <64 x i8> %y) nounwind {
; CHECK-LABEL: v64i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v16.16b, v0.16b, v4.16b
; CHECK-NEXT:    cmlt v24.16b, v16.16b, #0
; CHECK-NEXT:    movi v18.16b, #127
; CHECK-NEXT:    sub v19.16b, v1.16b, v5.16b
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v18.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmlt v24.16b, v19.16b, #0
; CHECK-NEXT:    movi v20.16b, #127
; CHECK-NEXT:    sub v21.16b, v2.16b, v6.16b
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v20.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmlt v24.16b, v21.16b, #0
; CHECK-NEXT:    movi v22.16b, #127
; CHECK-NEXT:    sub v23.16b, v3.16b, v7.16b
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v22.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmlt v24.16b, v23.16b, #0
; CHECK-NEXT:    movi v17.16b, #127
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v17.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmge v4.16b, v4.16b, #0
; CHECK-NEXT:    cmge v0.16b, v0.16b, #0
; CHECK-NEXT:    cmge v24.16b, v16.16b, #0
; CHECK-NEXT:    cmge v5.16b, v5.16b, #0
; CHECK-NEXT:    cmge v1.16b, v1.16b, #0
; CHECK-NEXT:    cmeq v4.16b, v0.16b, v4.16b
; CHECK-NEXT:    cmeq v0.16b, v0.16b, v24.16b
; CHECK-NEXT:    cmge v24.16b, v19.16b, #0
; CHECK-NEXT:    cmge v6.16b, v6.16b, #0
; CHECK-NEXT:    cmge v2.16b, v2.16b, #0
; CHECK-NEXT:    cmeq v5.16b, v1.16b, v5.16b
; CHECK-NEXT:    cmeq v1.16b, v1.16b, v24.16b
; CHECK-NEXT:    cmge v24.16b, v21.16b, #0
; CHECK-NEXT:    mvn v4.16b, v4.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    cmge v7.16b, v7.16b, #0
; CHECK-NEXT:    cmge v3.16b, v3.16b, #0
; CHECK-NEXT:    cmeq v6.16b, v2.16b, v6.16b
; CHECK-NEXT:    cmeq v2.16b, v2.16b, v24.16b
; CHECK-NEXT:    cmge v24.16b, v23.16b, #0
; CHECK-NEXT:    and v0.16b, v4.16b, v0.16b
; CHECK-NEXT:    mvn v4.16b, v5.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    cmeq v7.16b, v3.16b, v7.16b
; CHECK-NEXT:    cmeq v3.16b, v3.16b, v24.16b
; CHECK-NEXT:    and v1.16b, v4.16b, v1.16b
; CHECK-NEXT:    mvn v4.16b, v6.16b
; CHECK-NEXT:    mvn v2.16b, v2.16b
; CHECK-NEXT:    and v2.16b, v4.16b, v2.16b
; CHECK-NEXT:    mvn v4.16b, v7.16b
; CHECK-NEXT:    mvn v3.16b, v3.16b
; CHECK-NEXT:    and v3.16b, v4.16b, v3.16b
; CHECK-NEXT:    bsl v0.16b, v18.16b, v16.16b
; CHECK-NEXT:    bsl v1.16b, v20.16b, v19.16b
; CHECK-NEXT:    bsl v2.16b, v22.16b, v21.16b
; CHECK-NEXT:    bsl v3.16b, v17.16b, v23.16b
; CHECK-NEXT:    ret
  %z = call <64 x i8> @llvm.ssub.sat.v64i8(<64 x i8> %x, <64 x i8> %y)
  ret <64 x i8> %z
}

define <8 x i16> @v8i16(<8 x i16> %x, <8 x i16> %y) nounwind {
; CHECK-LABEL: v8i16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v2.8h, v0.8h, v1.8h
; CHECK-NEXT:    cmge v1.8h, v1.8h, #0
; CHECK-NEXT:    cmge v0.8h, v0.8h, #0
; CHECK-NEXT:    cmge v5.8h, v2.8h, #0
; CHECK-NEXT:    cmlt v4.8h, v2.8h, #0
; CHECK-NEXT:    cmeq v1.8h, v0.8h, v1.8h
; CHECK-NEXT:    cmeq v0.8h, v0.8h, v5.8h
; CHECK-NEXT:    mvni v3.8h, #128, lsl #8
; CHECK-NEXT:    mvn v5.16b, v4.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    bsl v3.16b, v4.16b, v5.16b
; CHECK-NEXT:    and v0.16b, v1.16b, v0.16b
; CHECK-NEXT:    bsl v0.16b, v3.16b, v2.16b
; CHECK-NEXT:    ret
  %z = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> %x, <8 x i16> %y)
  ret <8 x i16> %z
}

define <16 x i16> @v16i16(<16 x i16> %x, <16 x i16> %y) nounwind {
; CHECK-LABEL: v16i16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v4.8h, v0.8h, v2.8h
; CHECK-NEXT:    cmlt v16.8h, v4.8h, #0
; CHECK-NEXT:    mvni v6.8h, #128, lsl #8
; CHECK-NEXT:    sub v7.8h, v1.8h, v3.8h
; CHECK-NEXT:    mvn v17.16b, v16.16b
; CHECK-NEXT:    bsl v6.16b, v16.16b, v17.16b
; CHECK-NEXT:    cmlt v16.8h, v7.8h, #0
; CHECK-NEXT:    mvni v5.8h, #128, lsl #8
; CHECK-NEXT:    mvn v17.16b, v16.16b
; CHECK-NEXT:    bsl v5.16b, v16.16b, v17.16b
; CHECK-NEXT:    cmge v2.8h, v2.8h, #0
; CHECK-NEXT:    cmge v0.8h, v0.8h, #0
; CHECK-NEXT:    cmge v16.8h, v4.8h, #0
; CHECK-NEXT:    cmge v3.8h, v3.8h, #0
; CHECK-NEXT:    cmge v1.8h, v1.8h, #0
; CHECK-NEXT:    cmeq v2.8h, v0.8h, v2.8h
; CHECK-NEXT:    cmeq v0.8h, v0.8h, v16.8h
; CHECK-NEXT:    cmge v16.8h, v7.8h, #0
; CHECK-NEXT:    cmeq v3.8h, v1.8h, v3.8h
; CHECK-NEXT:    cmeq v1.8h, v1.8h, v16.8h
; CHECK-NEXT:    mvn v2.16b, v2.16b
; CHECK-NEXT:    mvn v3.16b, v3.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    and v0.16b, v2.16b, v0.16b
; CHECK-NEXT:    and v1.16b, v3.16b, v1.16b
; CHECK-NEXT:    bsl v0.16b, v6.16b, v4.16b
; CHECK-NEXT:    bsl v1.16b, v5.16b, v7.16b
; CHECK-NEXT:    ret
  %z = call <16 x i16> @llvm.ssub.sat.v16i16(<16 x i16> %x, <16 x i16> %y)
  ret <16 x i16> %z
}

define <32 x i16> @v32i16(<32 x i16> %x, <32 x i16> %y) nounwind {
; CHECK-LABEL: v32i16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v16.8h, v0.8h, v4.8h
; CHECK-NEXT:    cmlt v24.8h, v16.8h, #0
; CHECK-NEXT:    mvni v18.8h, #128, lsl #8
; CHECK-NEXT:    sub v19.8h, v1.8h, v5.8h
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v18.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmlt v24.8h, v19.8h, #0
; CHECK-NEXT:    mvni v20.8h, #128, lsl #8
; CHECK-NEXT:    sub v21.8h, v2.8h, v6.8h
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v20.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmlt v24.8h, v21.8h, #0
; CHECK-NEXT:    mvni v22.8h, #128, lsl #8
; CHECK-NEXT:    sub v23.8h, v3.8h, v7.8h
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v22.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmlt v24.8h, v23.8h, #0
; CHECK-NEXT:    mvni v17.8h, #128, lsl #8
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v17.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmge v4.8h, v4.8h, #0
; CHECK-NEXT:    cmge v0.8h, v0.8h, #0
; CHECK-NEXT:    cmge v24.8h, v16.8h, #0
; CHECK-NEXT:    cmge v5.8h, v5.8h, #0
; CHECK-NEXT:    cmge v1.8h, v1.8h, #0
; CHECK-NEXT:    cmeq v4.8h, v0.8h, v4.8h
; CHECK-NEXT:    cmeq v0.8h, v0.8h, v24.8h
; CHECK-NEXT:    cmge v24.8h, v19.8h, #0
; CHECK-NEXT:    cmge v6.8h, v6.8h, #0
; CHECK-NEXT:    cmge v2.8h, v2.8h, #0
; CHECK-NEXT:    cmeq v5.8h, v1.8h, v5.8h
; CHECK-NEXT:    cmeq v1.8h, v1.8h, v24.8h
; CHECK-NEXT:    cmge v24.8h, v21.8h, #0
; CHECK-NEXT:    mvn v4.16b, v4.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    cmge v7.8h, v7.8h, #0
; CHECK-NEXT:    cmge v3.8h, v3.8h, #0
; CHECK-NEXT:    cmeq v6.8h, v2.8h, v6.8h
; CHECK-NEXT:    cmeq v2.8h, v2.8h, v24.8h
; CHECK-NEXT:    cmge v24.8h, v23.8h, #0
; CHECK-NEXT:    and v0.16b, v4.16b, v0.16b
; CHECK-NEXT:    mvn v4.16b, v5.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    cmeq v7.8h, v3.8h, v7.8h
; CHECK-NEXT:    cmeq v3.8h, v3.8h, v24.8h
; CHECK-NEXT:    and v1.16b, v4.16b, v1.16b
; CHECK-NEXT:    mvn v4.16b, v6.16b
; CHECK-NEXT:    mvn v2.16b, v2.16b
; CHECK-NEXT:    and v2.16b, v4.16b, v2.16b
; CHECK-NEXT:    mvn v4.16b, v7.16b
; CHECK-NEXT:    mvn v3.16b, v3.16b
; CHECK-NEXT:    and v3.16b, v4.16b, v3.16b
; CHECK-NEXT:    bsl v0.16b, v18.16b, v16.16b
; CHECK-NEXT:    bsl v1.16b, v20.16b, v19.16b
; CHECK-NEXT:    bsl v2.16b, v22.16b, v21.16b
; CHECK-NEXT:    bsl v3.16b, v17.16b, v23.16b
; CHECK-NEXT:    ret
  %z = call <32 x i16> @llvm.ssub.sat.v32i16(<32 x i16> %x, <32 x i16> %y)
  ret <32 x i16> %z
}

define void @v8i8(<8 x i8>* %px, <8 x i8>* %py, <8 x i8>* %pz) nounwind {
; CHECK-LABEL: v8i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldr d0, [x0]
; CHECK-NEXT:    ldr d1, [x1]
; CHECK-NEXT:    movi v2.8b, #127
; CHECK-NEXT:    sub v3.8b, v0.8b, v1.8b
; CHECK-NEXT:    cmge v1.8b, v1.8b, #0
; CHECK-NEXT:    cmge v0.8b, v0.8b, #0
; CHECK-NEXT:    cmge v5.8b, v3.8b, #0
; CHECK-NEXT:    cmlt v4.8b, v3.8b, #0
; CHECK-NEXT:    cmeq v1.8b, v0.8b, v1.8b
; CHECK-NEXT:    cmeq v0.8b, v0.8b, v5.8b
; CHECK-NEXT:    mvn v5.8b, v4.8b
; CHECK-NEXT:    mvn v1.8b, v1.8b
; CHECK-NEXT:    mvn v0.8b, v0.8b
; CHECK-NEXT:    bsl v2.8b, v4.8b, v5.8b
; CHECK-NEXT:    and v0.8b, v1.8b, v0.8b
; CHECK-NEXT:    bsl v0.8b, v2.8b, v3.8b
; CHECK-NEXT:    str d0, [x2]
; CHECK-NEXT:    ret
  %x = load <8 x i8>, <8 x i8>* %px
  %y = load <8 x i8>, <8 x i8>* %py
  %z = call <8 x i8> @llvm.ssub.sat.v8i8(<8 x i8> %x, <8 x i8> %y)
  store <8 x i8> %z, <8 x i8>* %pz
  ret void
}

define void @v4i8(<4 x i8>* %px, <4 x i8>* %py, <4 x i8>* %pz) nounwind {
; CHECK-LABEL: v4i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldrb w8, [x0]
; CHECK-NEXT:    ldrb w9, [x1]
; CHECK-NEXT:    ldrb w10, [x0, #1]
; CHECK-NEXT:    ldrb w11, [x1, #1]
; CHECK-NEXT:    ldrb w12, [x0, #2]
; CHECK-NEXT:    fmov s0, w8
; CHECK-NEXT:    ldrb w8, [x1, #2]
; CHECK-NEXT:    fmov s1, w9
; CHECK-NEXT:    mov v0.h[1], w10
; CHECK-NEXT:    ldrb w9, [x0, #3]
; CHECK-NEXT:    ldrb w10, [x1, #3]
; CHECK-NEXT:    mov v1.h[1], w11
; CHECK-NEXT:    mov v0.h[2], w12
; CHECK-NEXT:    mov v1.h[2], w8
; CHECK-NEXT:    mov v0.h[3], w9
; CHECK-NEXT:    mov v1.h[3], w10
; CHECK-NEXT:    shl v1.4h, v1.4h, #8
; CHECK-NEXT:    shl v0.4h, v0.4h, #8
; CHECK-NEXT:    sub v3.4h, v0.4h, v1.4h
; CHECK-NEXT:    cmge v1.4h, v1.4h, #0
; CHECK-NEXT:    cmge v0.4h, v0.4h, #0
; CHECK-NEXT:    cmge v5.4h, v3.4h, #0
; CHECK-NEXT:    cmlt v4.4h, v3.4h, #0
; CHECK-NEXT:    cmeq v1.4h, v0.4h, v1.4h
; CHECK-NEXT:    cmeq v0.4h, v0.4h, v5.4h
; CHECK-NEXT:    mvni v2.4h, #128, lsl #8
; CHECK-NEXT:    mvn v5.8b, v4.8b
; CHECK-NEXT:    mvn v1.8b, v1.8b
; CHECK-NEXT:    mvn v0.8b, v0.8b
; CHECK-NEXT:    bsl v2.8b, v4.8b, v5.8b
; CHECK-NEXT:    and v0.8b, v1.8b, v0.8b
; CHECK-NEXT:    bsl v0.8b, v2.8b, v3.8b
; CHECK-NEXT:    sshr v0.4h, v0.4h, #8
; CHECK-NEXT:    xtn v0.8b, v0.8h
; CHECK-NEXT:    str s0, [x2]
; CHECK-NEXT:    ret
  %x = load <4 x i8>, <4 x i8>* %px
  %y = load <4 x i8>, <4 x i8>* %py
  %z = call <4 x i8> @llvm.ssub.sat.v4i8(<4 x i8> %x, <4 x i8> %y)
  store <4 x i8> %z, <4 x i8>* %pz
  ret void
}

define void @v2i8(<2 x i8>* %px, <2 x i8>* %py, <2 x i8>* %pz) nounwind {
; CHECK-LABEL: v2i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldrb w8, [x0]
; CHECK-NEXT:    ldrb w9, [x1]
; CHECK-NEXT:    ldrb w10, [x0, #1]
; CHECK-NEXT:    ldrb w11, [x1, #1]
; CHECK-NEXT:    fmov s0, w8
; CHECK-NEXT:    fmov s2, w9
; CHECK-NEXT:    mov v0.s[1], w10
; CHECK-NEXT:    mov v2.s[1], w11
; CHECK-NEXT:    shl v2.2s, v2.2s, #24
; CHECK-NEXT:    shl v0.2s, v0.2s, #24
; CHECK-NEXT:    sub v3.2s, v0.2s, v2.2s
; CHECK-NEXT:    cmge v2.2s, v2.2s, #0
; CHECK-NEXT:    cmge v0.2s, v0.2s, #0
; CHECK-NEXT:    cmge v5.2s, v3.2s, #0
; CHECK-NEXT:    cmlt v4.2s, v3.2s, #0
; CHECK-NEXT:    cmeq v2.2s, v0.2s, v2.2s
; CHECK-NEXT:    cmeq v0.2s, v0.2s, v5.2s
; CHECK-NEXT:    mvni v1.2s, #128, lsl #24
; CHECK-NEXT:    mvn v5.8b, v4.8b
; CHECK-NEXT:    mvn v2.8b, v2.8b
; CHECK-NEXT:    mvn v0.8b, v0.8b
; CHECK-NEXT:    bsl v1.8b, v4.8b, v5.8b
; CHECK-NEXT:    and v0.8b, v2.8b, v0.8b
; CHECK-NEXT:    bsl v0.8b, v1.8b, v3.8b
; CHECK-NEXT:    ushr v0.2s, v0.2s, #24
; CHECK-NEXT:    mov w8, v0.s[1]
; CHECK-NEXT:    fmov w9, s0
; CHECK-NEXT:    strb w8, [x2, #1]
; CHECK-NEXT:    strb w9, [x2]
; CHECK-NEXT:    ret
  %x = load <2 x i8>, <2 x i8>* %px
  %y = load <2 x i8>, <2 x i8>* %py
  %z = call <2 x i8> @llvm.ssub.sat.v2i8(<2 x i8> %x, <2 x i8> %y)
  store <2 x i8> %z, <2 x i8>* %pz
  ret void
}

define void @v4i16(<4 x i16>* %px, <4 x i16>* %py, <4 x i16>* %pz) nounwind {
; CHECK-LABEL: v4i16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldr d0, [x0]
; CHECK-NEXT:    ldr d1, [x1]
; CHECK-NEXT:    mvni v2.4h, #128, lsl #8
; CHECK-NEXT:    sub v3.4h, v0.4h, v1.4h
; CHECK-NEXT:    cmge v1.4h, v1.4h, #0
; CHECK-NEXT:    cmge v0.4h, v0.4h, #0
; CHECK-NEXT:    cmge v5.4h, v3.4h, #0
; CHECK-NEXT:    cmlt v4.4h, v3.4h, #0
; CHECK-NEXT:    cmeq v1.4h, v0.4h, v1.4h
; CHECK-NEXT:    cmeq v0.4h, v0.4h, v5.4h
; CHECK-NEXT:    mvn v5.8b, v4.8b
; CHECK-NEXT:    mvn v1.8b, v1.8b
; CHECK-NEXT:    mvn v0.8b, v0.8b
; CHECK-NEXT:    bsl v2.8b, v4.8b, v5.8b
; CHECK-NEXT:    and v0.8b, v1.8b, v0.8b
; CHECK-NEXT:    bsl v0.8b, v2.8b, v3.8b
; CHECK-NEXT:    str d0, [x2]
; CHECK-NEXT:    ret
  %x = load <4 x i16>, <4 x i16>* %px
  %y = load <4 x i16>, <4 x i16>* %py
  %z = call <4 x i16> @llvm.ssub.sat.v4i16(<4 x i16> %x, <4 x i16> %y)
  store <4 x i16> %z, <4 x i16>* %pz
  ret void
}

define void @v2i16(<2 x i16>* %px, <2 x i16>* %py, <2 x i16>* %pz) nounwind {
; CHECK-LABEL: v2i16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldrh w8, [x0]
; CHECK-NEXT:    ldrh w9, [x1]
; CHECK-NEXT:    ldrh w10, [x0, #2]
; CHECK-NEXT:    ldrh w11, [x1, #2]
; CHECK-NEXT:    fmov s0, w8
; CHECK-NEXT:    fmov s2, w9
; CHECK-NEXT:    mov v0.s[1], w10
; CHECK-NEXT:    mov v2.s[1], w11
; CHECK-NEXT:    shl v2.2s, v2.2s, #16
; CHECK-NEXT:    shl v0.2s, v0.2s, #16
; CHECK-NEXT:    sub v3.2s, v0.2s, v2.2s
; CHECK-NEXT:    cmge v2.2s, v2.2s, #0
; CHECK-NEXT:    cmge v0.2s, v0.2s, #0
; CHECK-NEXT:    cmge v5.2s, v3.2s, #0
; CHECK-NEXT:    cmlt v4.2s, v3.2s, #0
; CHECK-NEXT:    cmeq v2.2s, v0.2s, v2.2s
; CHECK-NEXT:    cmeq v0.2s, v0.2s, v5.2s
; CHECK-NEXT:    mvni v1.2s, #128, lsl #24
; CHECK-NEXT:    mvn v5.8b, v4.8b
; CHECK-NEXT:    mvn v2.8b, v2.8b
; CHECK-NEXT:    mvn v0.8b, v0.8b
; CHECK-NEXT:    bsl v1.8b, v4.8b, v5.8b
; CHECK-NEXT:    and v0.8b, v2.8b, v0.8b
; CHECK-NEXT:    bsl v0.8b, v1.8b, v3.8b
; CHECK-NEXT:    ushr v0.2s, v0.2s, #16
; CHECK-NEXT:    mov w8, v0.s[1]
; CHECK-NEXT:    fmov w9, s0
; CHECK-NEXT:    strh w8, [x2, #2]
; CHECK-NEXT:    strh w9, [x2]
; CHECK-NEXT:    ret
  %x = load <2 x i16>, <2 x i16>* %px
  %y = load <2 x i16>, <2 x i16>* %py
  %z = call <2 x i16> @llvm.ssub.sat.v2i16(<2 x i16> %x, <2 x i16> %y)
  store <2 x i16> %z, <2 x i16>* %pz
  ret void
}

define <12 x i8> @v12i8(<12 x i8> %x, <12 x i8> %y) nounwind {
; CHECK-LABEL: v12i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v2.16b, v0.16b, v1.16b
; CHECK-NEXT:    cmge v1.16b, v1.16b, #0
; CHECK-NEXT:    cmge v0.16b, v0.16b, #0
; CHECK-NEXT:    cmge v5.16b, v2.16b, #0
; CHECK-NEXT:    cmlt v4.16b, v2.16b, #0
; CHECK-NEXT:    cmeq v1.16b, v0.16b, v1.16b
; CHECK-NEXT:    cmeq v0.16b, v0.16b, v5.16b
; CHECK-NEXT:    movi v3.16b, #127
; CHECK-NEXT:    mvn v5.16b, v4.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    bsl v3.16b, v4.16b, v5.16b
; CHECK-NEXT:    and v0.16b, v1.16b, v0.16b
; CHECK-NEXT:    bsl v0.16b, v3.16b, v2.16b
; CHECK-NEXT:    ret
  %z = call <12 x i8> @llvm.ssub.sat.v12i8(<12 x i8> %x, <12 x i8> %y)
  ret <12 x i8> %z
}

define void @v12i16(<12 x i16>* %px, <12 x i16>* %py, <12 x i16>* %pz) nounwind {
; CHECK-LABEL: v12i16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldp q0, q1, [x0]
; CHECK-NEXT:    ldp q3, q2, [x1]
; CHECK-NEXT:    mvni v5.8h, #128, lsl #8
; CHECK-NEXT:    mvni v4.8h, #128, lsl #8
; CHECK-NEXT:    sub v6.8h, v1.8h, v2.8h
; CHECK-NEXT:    cmlt v16.8h, v6.8h, #0
; CHECK-NEXT:    sub v7.8h, v0.8h, v3.8h
; CHECK-NEXT:    mvn v17.16b, v16.16b
; CHECK-NEXT:    bsl v5.16b, v16.16b, v17.16b
; CHECK-NEXT:    cmlt v16.8h, v7.8h, #0
; CHECK-NEXT:    mvn v17.16b, v16.16b
; CHECK-NEXT:    bsl v4.16b, v16.16b, v17.16b
; CHECK-NEXT:    cmge v2.8h, v2.8h, #0
; CHECK-NEXT:    cmge v1.8h, v1.8h, #0
; CHECK-NEXT:    cmge v16.8h, v6.8h, #0
; CHECK-NEXT:    cmge v3.8h, v3.8h, #0
; CHECK-NEXT:    cmge v0.8h, v0.8h, #0
; CHECK-NEXT:    cmeq v2.8h, v1.8h, v2.8h
; CHECK-NEXT:    cmeq v1.8h, v1.8h, v16.8h
; CHECK-NEXT:    cmge v16.8h, v7.8h, #0
; CHECK-NEXT:    cmeq v3.8h, v0.8h, v3.8h
; CHECK-NEXT:    cmeq v0.8h, v0.8h, v16.8h
; CHECK-NEXT:    mvn v2.16b, v2.16b
; CHECK-NEXT:    mvn v3.16b, v3.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    and v1.16b, v2.16b, v1.16b
; CHECK-NEXT:    and v0.16b, v3.16b, v0.16b
; CHECK-NEXT:    bsl v1.16b, v5.16b, v6.16b
; CHECK-NEXT:    bsl v0.16b, v4.16b, v7.16b
; CHECK-NEXT:    str q0, [x2]
; CHECK-NEXT:    str d1, [x2, #16]
; CHECK-NEXT:    ret
  %x = load <12 x i16>, <12 x i16>* %px
  %y = load <12 x i16>, <12 x i16>* %py
  %z = call <12 x i16> @llvm.ssub.sat.v12i16(<12 x i16> %x, <12 x i16> %y)
  store <12 x i16> %z, <12 x i16>* %pz
  ret void
}

define void @v1i8(<1 x i8>* %px, <1 x i8>* %py, <1 x i8>* %pz) nounwind {
; CHECK-LABEL: v1i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldr b0, [x0]
; CHECK-NEXT:    ldr b1, [x1]
; CHECK-NEXT:    movi v2.8b, #127
; CHECK-NEXT:    sub v3.8b, v0.8b, v1.8b
; CHECK-NEXT:    cmge v1.8b, v1.8b, #0
; CHECK-NEXT:    cmge v0.8b, v0.8b, #0
; CHECK-NEXT:    cmge v5.8b, v3.8b, #0
; CHECK-NEXT:    cmlt v4.8b, v3.8b, #0
; CHECK-NEXT:    cmeq v1.8b, v0.8b, v1.8b
; CHECK-NEXT:    cmeq v0.8b, v0.8b, v5.8b
; CHECK-NEXT:    mvn v5.8b, v4.8b
; CHECK-NEXT:    mvn v1.8b, v1.8b
; CHECK-NEXT:    mvn v0.8b, v0.8b
; CHECK-NEXT:    bsl v2.8b, v4.8b, v5.8b
; CHECK-NEXT:    and v0.8b, v1.8b, v0.8b
; CHECK-NEXT:    bsl v0.8b, v2.8b, v3.8b
; CHECK-NEXT:    st1 { v0.b }[0], [x2]
; CHECK-NEXT:    ret
  %x = load <1 x i8>, <1 x i8>* %px
  %y = load <1 x i8>, <1 x i8>* %py
  %z = call <1 x i8> @llvm.ssub.sat.v1i8(<1 x i8> %x, <1 x i8> %y)
  store <1 x i8> %z, <1 x i8>* %pz
  ret void
}

define void @v1i16(<1 x i16>* %px, <1 x i16>* %py, <1 x i16>* %pz) nounwind {
; CHECK-LABEL: v1i16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldr h0, [x0]
; CHECK-NEXT:    ldr h1, [x1]
; CHECK-NEXT:    mvni v2.4h, #128, lsl #8
; CHECK-NEXT:    sub v3.4h, v0.4h, v1.4h
; CHECK-NEXT:    cmge v1.4h, v1.4h, #0
; CHECK-NEXT:    cmge v0.4h, v0.4h, #0
; CHECK-NEXT:    cmge v5.4h, v3.4h, #0
; CHECK-NEXT:    cmlt v4.4h, v3.4h, #0
; CHECK-NEXT:    cmeq v1.4h, v0.4h, v1.4h
; CHECK-NEXT:    cmeq v0.4h, v0.4h, v5.4h
; CHECK-NEXT:    mvn v5.8b, v4.8b
; CHECK-NEXT:    mvn v1.8b, v1.8b
; CHECK-NEXT:    mvn v0.8b, v0.8b
; CHECK-NEXT:    bsl v2.8b, v4.8b, v5.8b
; CHECK-NEXT:    and v0.8b, v1.8b, v0.8b
; CHECK-NEXT:    bsl v0.8b, v2.8b, v3.8b
; CHECK-NEXT:    str h0, [x2]
; CHECK-NEXT:    ret
  %x = load <1 x i16>, <1 x i16>* %px
  %y = load <1 x i16>, <1 x i16>* %py
  %z = call <1 x i16> @llvm.ssub.sat.v1i16(<1 x i16> %x, <1 x i16> %y)
  store <1 x i16> %z, <1 x i16>* %pz
  ret void
}

define <16 x i4> @v16i4(<16 x i4> %x, <16 x i4> %y) nounwind {
; CHECK-LABEL: v16i4:
; CHECK:       // %bb.0:
; CHECK-NEXT:    shl v1.16b, v1.16b, #4
; CHECK-NEXT:    shl v0.16b, v0.16b, #4
; CHECK-NEXT:    sub v3.16b, v0.16b, v1.16b
; CHECK-NEXT:    cmge v1.16b, v1.16b, #0
; CHECK-NEXT:    cmge v0.16b, v0.16b, #0
; CHECK-NEXT:    cmge v5.16b, v3.16b, #0
; CHECK-NEXT:    cmlt v4.16b, v3.16b, #0
; CHECK-NEXT:    cmeq v1.16b, v0.16b, v1.16b
; CHECK-NEXT:    cmeq v0.16b, v0.16b, v5.16b
; CHECK-NEXT:    movi v2.16b, #127
; CHECK-NEXT:    mvn v5.16b, v4.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    bsl v2.16b, v4.16b, v5.16b
; CHECK-NEXT:    and v0.16b, v1.16b, v0.16b
; CHECK-NEXT:    bsl v0.16b, v2.16b, v3.16b
; CHECK-NEXT:    sshr v0.16b, v0.16b, #4
; CHECK-NEXT:    ret
  %z = call <16 x i4> @llvm.ssub.sat.v16i4(<16 x i4> %x, <16 x i4> %y)
  ret <16 x i4> %z
}

define <16 x i1> @v16i1(<16 x i1> %x, <16 x i1> %y) nounwind {
; CHECK-LABEL: v16i1:
; CHECK:       // %bb.0:
; CHECK-NEXT:    shl v1.16b, v1.16b, #7
; CHECK-NEXT:    shl v0.16b, v0.16b, #7
; CHECK-NEXT:    sub v3.16b, v0.16b, v1.16b
; CHECK-NEXT:    cmge v1.16b, v1.16b, #0
; CHECK-NEXT:    cmge v0.16b, v0.16b, #0
; CHECK-NEXT:    cmge v5.16b, v3.16b, #0
; CHECK-NEXT:    cmlt v4.16b, v3.16b, #0
; CHECK-NEXT:    cmeq v1.16b, v0.16b, v1.16b
; CHECK-NEXT:    cmeq v0.16b, v0.16b, v5.16b
; CHECK-NEXT:    movi v2.16b, #127
; CHECK-NEXT:    mvn v5.16b, v4.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    bsl v2.16b, v4.16b, v5.16b
; CHECK-NEXT:    and v0.16b, v1.16b, v0.16b
; CHECK-NEXT:    bsl v0.16b, v2.16b, v3.16b
; CHECK-NEXT:    sshr v0.16b, v0.16b, #7
; CHECK-NEXT:    ret
  %z = call <16 x i1> @llvm.ssub.sat.v16i1(<16 x i1> %x, <16 x i1> %y)
  ret <16 x i1> %z
}

define <2 x i32> @v2i32(<2 x i32> %x, <2 x i32> %y) nounwind {
; CHECK-LABEL: v2i32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v2.2s, v0.2s, v1.2s
; CHECK-NEXT:    cmge v1.2s, v1.2s, #0
; CHECK-NEXT:    cmge v0.2s, v0.2s, #0
; CHECK-NEXT:    cmge v5.2s, v2.2s, #0
; CHECK-NEXT:    cmlt v4.2s, v2.2s, #0
; CHECK-NEXT:    cmeq v1.2s, v0.2s, v1.2s
; CHECK-NEXT:    cmeq v0.2s, v0.2s, v5.2s
; CHECK-NEXT:    mvni v3.2s, #128, lsl #24
; CHECK-NEXT:    mvn v5.8b, v4.8b
; CHECK-NEXT:    mvn v1.8b, v1.8b
; CHECK-NEXT:    mvn v0.8b, v0.8b
; CHECK-NEXT:    bsl v3.8b, v4.8b, v5.8b
; CHECK-NEXT:    and v0.8b, v1.8b, v0.8b
; CHECK-NEXT:    bsl v0.8b, v3.8b, v2.8b
; CHECK-NEXT:    ret
  %z = call <2 x i32> @llvm.ssub.sat.v2i32(<2 x i32> %x, <2 x i32> %y)
  ret <2 x i32> %z
}

define <4 x i32> @v4i32(<4 x i32> %x, <4 x i32> %y) nounwind {
; CHECK-LABEL: v4i32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v2.4s, v0.4s, v1.4s
; CHECK-NEXT:    cmge v1.4s, v1.4s, #0
; CHECK-NEXT:    cmge v0.4s, v0.4s, #0
; CHECK-NEXT:    cmge v5.4s, v2.4s, #0
; CHECK-NEXT:    cmlt v4.4s, v2.4s, #0
; CHECK-NEXT:    cmeq v1.4s, v0.4s, v1.4s
; CHECK-NEXT:    cmeq v0.4s, v0.4s, v5.4s
; CHECK-NEXT:    mvni v3.4s, #128, lsl #24
; CHECK-NEXT:    mvn v5.16b, v4.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    bsl v3.16b, v4.16b, v5.16b
; CHECK-NEXT:    and v0.16b, v1.16b, v0.16b
; CHECK-NEXT:    bsl v0.16b, v3.16b, v2.16b
; CHECK-NEXT:    ret
  %z = call <4 x i32> @llvm.ssub.sat.v4i32(<4 x i32> %x, <4 x i32> %y)
  ret <4 x i32> %z
}

define <8 x i32> @v8i32(<8 x i32> %x, <8 x i32> %y) nounwind {
; CHECK-LABEL: v8i32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v4.4s, v0.4s, v2.4s
; CHECK-NEXT:    cmlt v16.4s, v4.4s, #0
; CHECK-NEXT:    mvni v6.4s, #128, lsl #24
; CHECK-NEXT:    sub v7.4s, v1.4s, v3.4s
; CHECK-NEXT:    mvn v17.16b, v16.16b
; CHECK-NEXT:    bsl v6.16b, v16.16b, v17.16b
; CHECK-NEXT:    cmlt v16.4s, v7.4s, #0
; CHECK-NEXT:    mvni v5.4s, #128, lsl #24
; CHECK-NEXT:    mvn v17.16b, v16.16b
; CHECK-NEXT:    bsl v5.16b, v16.16b, v17.16b
; CHECK-NEXT:    cmge v2.4s, v2.4s, #0
; CHECK-NEXT:    cmge v0.4s, v0.4s, #0
; CHECK-NEXT:    cmge v16.4s, v4.4s, #0
; CHECK-NEXT:    cmge v3.4s, v3.4s, #0
; CHECK-NEXT:    cmge v1.4s, v1.4s, #0
; CHECK-NEXT:    cmeq v2.4s, v0.4s, v2.4s
; CHECK-NEXT:    cmeq v0.4s, v0.4s, v16.4s
; CHECK-NEXT:    cmge v16.4s, v7.4s, #0
; CHECK-NEXT:    cmeq v3.4s, v1.4s, v3.4s
; CHECK-NEXT:    cmeq v1.4s, v1.4s, v16.4s
; CHECK-NEXT:    mvn v2.16b, v2.16b
; CHECK-NEXT:    mvn v3.16b, v3.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    and v0.16b, v2.16b, v0.16b
; CHECK-NEXT:    and v1.16b, v3.16b, v1.16b
; CHECK-NEXT:    bsl v0.16b, v6.16b, v4.16b
; CHECK-NEXT:    bsl v1.16b, v5.16b, v7.16b
; CHECK-NEXT:    ret
  %z = call <8 x i32> @llvm.ssub.sat.v8i32(<8 x i32> %x, <8 x i32> %y)
  ret <8 x i32> %z
}

define <16 x i32> @v16i32(<16 x i32> %x, <16 x i32> %y) nounwind {
; CHECK-LABEL: v16i32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v16.4s, v0.4s, v4.4s
; CHECK-NEXT:    cmlt v24.4s, v16.4s, #0
; CHECK-NEXT:    mvni v18.4s, #128, lsl #24
; CHECK-NEXT:    sub v19.4s, v1.4s, v5.4s
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v18.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmlt v24.4s, v19.4s, #0
; CHECK-NEXT:    mvni v20.4s, #128, lsl #24
; CHECK-NEXT:    sub v21.4s, v2.4s, v6.4s
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v20.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmlt v24.4s, v21.4s, #0
; CHECK-NEXT:    mvni v22.4s, #128, lsl #24
; CHECK-NEXT:    sub v23.4s, v3.4s, v7.4s
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v22.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmlt v24.4s, v23.4s, #0
; CHECK-NEXT:    mvni v17.4s, #128, lsl #24
; CHECK-NEXT:    mvn v25.16b, v24.16b
; CHECK-NEXT:    bsl v17.16b, v24.16b, v25.16b
; CHECK-NEXT:    cmge v4.4s, v4.4s, #0
; CHECK-NEXT:    cmge v0.4s, v0.4s, #0
; CHECK-NEXT:    cmge v24.4s, v16.4s, #0
; CHECK-NEXT:    cmge v5.4s, v5.4s, #0
; CHECK-NEXT:    cmge v1.4s, v1.4s, #0
; CHECK-NEXT:    cmeq v4.4s, v0.4s, v4.4s
; CHECK-NEXT:    cmeq v0.4s, v0.4s, v24.4s
; CHECK-NEXT:    cmge v24.4s, v19.4s, #0
; CHECK-NEXT:    cmge v6.4s, v6.4s, #0
; CHECK-NEXT:    cmge v2.4s, v2.4s, #0
; CHECK-NEXT:    cmeq v5.4s, v1.4s, v5.4s
; CHECK-NEXT:    cmeq v1.4s, v1.4s, v24.4s
; CHECK-NEXT:    cmge v24.4s, v21.4s, #0
; CHECK-NEXT:    mvn v4.16b, v4.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    cmge v7.4s, v7.4s, #0
; CHECK-NEXT:    cmge v3.4s, v3.4s, #0
; CHECK-NEXT:    cmeq v6.4s, v2.4s, v6.4s
; CHECK-NEXT:    cmeq v2.4s, v2.4s, v24.4s
; CHECK-NEXT:    cmge v24.4s, v23.4s, #0
; CHECK-NEXT:    and v0.16b, v4.16b, v0.16b
; CHECK-NEXT:    mvn v4.16b, v5.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    cmeq v7.4s, v3.4s, v7.4s
; CHECK-NEXT:    cmeq v3.4s, v3.4s, v24.4s
; CHECK-NEXT:    and v1.16b, v4.16b, v1.16b
; CHECK-NEXT:    mvn v4.16b, v6.16b
; CHECK-NEXT:    mvn v2.16b, v2.16b
; CHECK-NEXT:    and v2.16b, v4.16b, v2.16b
; CHECK-NEXT:    mvn v4.16b, v7.16b
; CHECK-NEXT:    mvn v3.16b, v3.16b
; CHECK-NEXT:    and v3.16b, v4.16b, v3.16b
; CHECK-NEXT:    bsl v0.16b, v18.16b, v16.16b
; CHECK-NEXT:    bsl v1.16b, v20.16b, v19.16b
; CHECK-NEXT:    bsl v2.16b, v22.16b, v21.16b
; CHECK-NEXT:    bsl v3.16b, v17.16b, v23.16b
; CHECK-NEXT:    ret
  %z = call <16 x i32> @llvm.ssub.sat.v16i32(<16 x i32> %x, <16 x i32> %y)
  ret <16 x i32> %z
}

define <2 x i64> @v2i64(<2 x i64> %x, <2 x i64> %y) nounwind {
; CHECK-LABEL: v2i64:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v2.2d, v0.2d, v1.2d
; CHECK-NEXT:    cmge v1.2d, v1.2d, #0
; CHECK-NEXT:    cmge v0.2d, v0.2d, #0
; CHECK-NEXT:    cmge v5.2d, v2.2d, #0
; CHECK-NEXT:    mov x8, #9223372036854775807
; CHECK-NEXT:    cmlt v3.2d, v2.2d, #0
; CHECK-NEXT:    cmeq v1.2d, v0.2d, v1.2d
; CHECK-NEXT:    cmeq v0.2d, v0.2d, v5.2d
; CHECK-NEXT:    dup v4.2d, x8
; CHECK-NEXT:    mvn v5.16b, v3.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    bsl v4.16b, v3.16b, v5.16b
; CHECK-NEXT:    and v0.16b, v1.16b, v0.16b
; CHECK-NEXT:    bsl v0.16b, v4.16b, v2.16b
; CHECK-NEXT:    ret
  %z = call <2 x i64> @llvm.ssub.sat.v2i64(<2 x i64> %x, <2 x i64> %y)
  ret <2 x i64> %z
}

define <4 x i64> @v4i64(<4 x i64> %x, <4 x i64> %y) nounwind {
; CHECK-LABEL: v4i64:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v4.2d, v0.2d, v2.2d
; CHECK-NEXT:    mov x8, #9223372036854775807
; CHECK-NEXT:    cmlt v6.2d, v4.2d, #0
; CHECK-NEXT:    dup v7.2d, x8
; CHECK-NEXT:    sub v5.2d, v1.2d, v3.2d
; CHECK-NEXT:    mvn v16.16b, v6.16b
; CHECK-NEXT:    mov v17.16b, v7.16b
; CHECK-NEXT:    bsl v17.16b, v6.16b, v16.16b
; CHECK-NEXT:    cmlt v6.2d, v5.2d, #0
; CHECK-NEXT:    mvn v16.16b, v6.16b
; CHECK-NEXT:    bsl v7.16b, v6.16b, v16.16b
; CHECK-NEXT:    cmge v2.2d, v2.2d, #0
; CHECK-NEXT:    cmge v0.2d, v0.2d, #0
; CHECK-NEXT:    cmge v6.2d, v4.2d, #0
; CHECK-NEXT:    cmge v3.2d, v3.2d, #0
; CHECK-NEXT:    cmge v1.2d, v1.2d, #0
; CHECK-NEXT:    cmeq v2.2d, v0.2d, v2.2d
; CHECK-NEXT:    cmeq v0.2d, v0.2d, v6.2d
; CHECK-NEXT:    cmge v6.2d, v5.2d, #0
; CHECK-NEXT:    cmeq v3.2d, v1.2d, v3.2d
; CHECK-NEXT:    cmeq v1.2d, v1.2d, v6.2d
; CHECK-NEXT:    mvn v2.16b, v2.16b
; CHECK-NEXT:    mvn v3.16b, v3.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    and v0.16b, v2.16b, v0.16b
; CHECK-NEXT:    and v1.16b, v3.16b, v1.16b
; CHECK-NEXT:    bsl v0.16b, v17.16b, v4.16b
; CHECK-NEXT:    bsl v1.16b, v7.16b, v5.16b
; CHECK-NEXT:    ret
  %z = call <4 x i64> @llvm.ssub.sat.v4i64(<4 x i64> %x, <4 x i64> %y)
  ret <4 x i64> %z
}

define <8 x i64> @v8i64(<8 x i64> %x, <8 x i64> %y) nounwind {
; CHECK-LABEL: v8i64:
; CHECK:       // %bb.0:
; CHECK-NEXT:    sub v16.2d, v0.2d, v4.2d
; CHECK-NEXT:    mov x8, #9223372036854775807
; CHECK-NEXT:    sub v17.2d, v1.2d, v5.2d
; CHECK-NEXT:    cmlt v20.2d, v16.2d, #0
; CHECK-NEXT:    dup v21.2d, x8
; CHECK-NEXT:    sub v18.2d, v2.2d, v6.2d
; CHECK-NEXT:    cmlt v22.2d, v17.2d, #0
; CHECK-NEXT:    mvn v24.16b, v20.16b
; CHECK-NEXT:    mov v25.16b, v21.16b
; CHECK-NEXT:    cmlt v23.2d, v18.2d, #0
; CHECK-NEXT:    bsl v25.16b, v20.16b, v24.16b
; CHECK-NEXT:    mvn v20.16b, v22.16b
; CHECK-NEXT:    mov v24.16b, v21.16b
; CHECK-NEXT:    sub v19.2d, v3.2d, v7.2d
; CHECK-NEXT:    bsl v24.16b, v22.16b, v20.16b
; CHECK-NEXT:    mvn v20.16b, v23.16b
; CHECK-NEXT:    mov v22.16b, v21.16b
; CHECK-NEXT:    bsl v22.16b, v23.16b, v20.16b
; CHECK-NEXT:    cmlt v20.2d, v19.2d, #0
; CHECK-NEXT:    mvn v23.16b, v20.16b
; CHECK-NEXT:    bsl v21.16b, v20.16b, v23.16b
; CHECK-NEXT:    cmge v4.2d, v4.2d, #0
; CHECK-NEXT:    cmge v0.2d, v0.2d, #0
; CHECK-NEXT:    cmge v20.2d, v16.2d, #0
; CHECK-NEXT:    cmge v5.2d, v5.2d, #0
; CHECK-NEXT:    cmge v1.2d, v1.2d, #0
; CHECK-NEXT:    cmeq v4.2d, v0.2d, v4.2d
; CHECK-NEXT:    cmeq v0.2d, v0.2d, v20.2d
; CHECK-NEXT:    cmge v20.2d, v17.2d, #0
; CHECK-NEXT:    cmge v6.2d, v6.2d, #0
; CHECK-NEXT:    cmge v2.2d, v2.2d, #0
; CHECK-NEXT:    cmeq v5.2d, v1.2d, v5.2d
; CHECK-NEXT:    cmeq v1.2d, v1.2d, v20.2d
; CHECK-NEXT:    cmge v20.2d, v18.2d, #0
; CHECK-NEXT:    mvn v4.16b, v4.16b
; CHECK-NEXT:    mvn v0.16b, v0.16b
; CHECK-NEXT:    cmge v7.2d, v7.2d, #0
; CHECK-NEXT:    cmge v3.2d, v3.2d, #0
; CHECK-NEXT:    cmeq v6.2d, v2.2d, v6.2d
; CHECK-NEXT:    cmeq v2.2d, v2.2d, v20.2d
; CHECK-NEXT:    cmge v20.2d, v19.2d, #0
; CHECK-NEXT:    and v0.16b, v4.16b, v0.16b
; CHECK-NEXT:    mvn v4.16b, v5.16b
; CHECK-NEXT:    mvn v1.16b, v1.16b
; CHECK-NEXT:    cmeq v7.2d, v3.2d, v7.2d
; CHECK-NEXT:    cmeq v3.2d, v3.2d, v20.2d
; CHECK-NEXT:    and v1.16b, v4.16b, v1.16b
; CHECK-NEXT:    mvn v4.16b, v6.16b
; CHECK-NEXT:    mvn v2.16b, v2.16b
; CHECK-NEXT:    and v2.16b, v4.16b, v2.16b
; CHECK-NEXT:    mvn v4.16b, v7.16b
; CHECK-NEXT:    mvn v3.16b, v3.16b
; CHECK-NEXT:    and v3.16b, v4.16b, v3.16b
; CHECK-NEXT:    bsl v0.16b, v25.16b, v16.16b
; CHECK-NEXT:    bsl v1.16b, v24.16b, v17.16b
; CHECK-NEXT:    bsl v2.16b, v22.16b, v18.16b
; CHECK-NEXT:    bsl v3.16b, v21.16b, v19.16b
; CHECK-NEXT:    ret
  %z = call <8 x i64> @llvm.ssub.sat.v8i64(<8 x i64> %x, <8 x i64> %y)
  ret <8 x i64> %z
}

define <2 x i128> @v2i128(<2 x i128> %x, <2 x i128> %y) nounwind {
; CHECK-LABEL: v2i128:
; CHECK:       // %bb.0:
; CHECK-NEXT:    cmp x7, #0 // =0
; CHECK-NEXT:    cset w9, ge
; CHECK-NEXT:    csinc w9, w9, wzr, ne
; CHECK-NEXT:    cmp x3, #0 // =0
; CHECK-NEXT:    cset w10, ge
; CHECK-NEXT:    csinc w10, w10, wzr, ne
; CHECK-NEXT:    cmp w10, w9
; CHECK-NEXT:    cset w9, ne
; CHECK-NEXT:    subs x11, x2, x6
; CHECK-NEXT:    sbcs x12, x3, x7
; CHECK-NEXT:    cmp x12, #0 // =0
; CHECK-NEXT:    cset w13, ge
; CHECK-NEXT:    mov x8, #9223372036854775807
; CHECK-NEXT:    csinc w13, w13, wzr, ne
; CHECK-NEXT:    cinv x14, x8, ge
; CHECK-NEXT:    cmp w10, w13
; CHECK-NEXT:    cset w13, ne
; CHECK-NEXT:    asr x10, x12, #63
; CHECK-NEXT:    tst w9, w13
; CHECK-NEXT:    csel x3, x14, x12, ne
; CHECK-NEXT:    csel x2, x10, x11, ne
; CHECK-NEXT:    cmp x5, #0 // =0
; CHECK-NEXT:    cset w9, ge
; CHECK-NEXT:    csinc w9, w9, wzr, ne
; CHECK-NEXT:    cmp x1, #0 // =0
; CHECK-NEXT:    cset w10, ge
; CHECK-NEXT:    csinc w10, w10, wzr, ne
; CHECK-NEXT:    cmp w10, w9
; CHECK-NEXT:    cset w9, ne
; CHECK-NEXT:    subs x11, x0, x4
; CHECK-NEXT:    sbcs x12, x1, x5
; CHECK-NEXT:    cmp x12, #0 // =0
; CHECK-NEXT:    cset w13, ge
; CHECK-NEXT:    csinc w13, w13, wzr, ne
; CHECK-NEXT:    cinv x8, x8, ge
; CHECK-NEXT:    cmp w10, w13
; CHECK-NEXT:    cset w10, ne
; CHECK-NEXT:    tst w9, w10
; CHECK-NEXT:    asr x9, x12, #63
; CHECK-NEXT:    csel x9, x9, x11, ne
; CHECK-NEXT:    csel x1, x8, x12, ne
; CHECK-NEXT:    fmov d0, x9
; CHECK-NEXT:    mov v0.d[1], x1
; CHECK-NEXT:    fmov x0, d0
; CHECK-NEXT:    ret
  %z = call <2 x i128> @llvm.ssub.sat.v2i128(<2 x i128> %x, <2 x i128> %y)
  ret <2 x i128> %z
}